Current output, high UV sensitivity, excellent linearity, low power consumption



NMOS linear image sensors are self-scanning photodiode arrays designed specifically as detectors for multichannel spectroscopy. The scanning circuit is made up of N-channel MOS transistors, operates at low power consumption and is easy to handle. Each photodiode has a large active area, high UV sensitivity yet very low noise, delivering a high S/N even at low light levels. NMOS linear image sensors also offer excellent output linearity and wide dynamic range.

The photodiodes of S3901 series have a height of 2.5 mm and are arrayed in a row at a spacing of 50 µm. The photodiodes of S3904 series also have a height of 2.5 mm but are arrayed at a spacing of 25 µm. The photodiodes are available in 3 different pixel quantities for each series: 128 (S3901-128Q), 256 (S3901-256Q, S3904-256Q), 512 (S3901-512Q, S3904-512Q) and 1024 (S3904-1024Q). Quartz glass is the standard window material.

### **Features**

- Wide active area
  Pixel pitch: 50 µm (S3901 series)
  25 µm (S3904 series)
- Pixel height: 2.5 mm
- High UV sensitivity with good stability
- Low dark current and high saturation charge allow a long integration time and a wide dynamic range at room temperature
- Excellent output linearity and sensitivity spatial uniformity
- Lower power consumption: 1 mW Max.
- Start pulse and clock pulses are CMOS logic compatible

### **Applications**

- Multichannel spectrophotometry
- Image readout system

勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787

Http://www.100y.com.tw

Figure 1 Equivalent circuit



Figure 2 Active area structure



S3901 series: a=50  $\mu$ m, b=45  $\mu$ m S3904 series: a=25  $\mu$ m, b=20  $\mu$ m

KMPDA0059EA

Absolute maximum ratings

| - Absolute maximum ratings                 |        |            | ) ·  |
|--------------------------------------------|--------|------------|------|
| Parameter                                  | Symbol | Value      | Unit |
| Input pulse (\phi1, \phi2, \phist) voltage | Vφ     | 15         | V    |
| Power consumption *1                       | P      |            | mW   |
| Operating temperature *2                   | Topr   | -40 to +65 | °C   |
| Storage temperature                        | Tstg   | -40 to +85 | °C   |

<sup>\*1:</sup> V = 5.0 V



<sup>\*2:</sup> No dew

### ■ Shape specifications

| Parameter          | S3901-128Q | S3901-256Q | S3901-512Q | S3904-256Q | S3904-512Q | S3904-1024Q | Unit |
|--------------------|------------|------------|------------|------------|------------|-------------|------|
| Number of pixels   | 128        | 256        | 512        | 256        | 512        | 1024        | -    |
| Package length     | 31         | .75        | 40.6       | 31.        | .75        | 40.6        | mm   |
| Number of pins     |            | 22         | - N        | 22         |            |             | -    |
| Window material *3 | Quartz     |            | Quartz     |            |            | -           |      |
| Weight             | 3          | .0         | 3.5        | 3.         | .0         | 3.5         | g    |

<sup>\*3:</sup> Fiber optic plate is available.

### ■ Specifications (Ta=25 °C)

|                                        | Symbol | S3901 series  |      |      | S3904 series |      |      | L last        |
|----------------------------------------|--------|---------------|------|------|--------------|------|------|---------------|
| Parameter                              |        | Min.          | Тур. | Max. | Min.         | Тур. | Max. | Unit          |
| Pixel pitch                            |        | -             | 50   |      |              | 25   |      | μm            |
| Pixel height                           | -07    | - (1          | 2.5  | -    |              | 2.5  |      | mm            |
| Spectral response range (10 % of peak) | λ      | 200 to 1000   |      |      | 200 to 1000  |      |      | nm            |
| Peak sensitivity wavelength            | λρ     | - 1           | 600  | -    |              | 600  | -, ( | nm            |
| Photodiode dark current *4             | ID     | -             | 0.2  | 0.6  | -            | 0.1  | 0.3  | pA            |
| Photodiode capacitance *4              | Cph    | <b>D</b> '-   | 20   | -    | (1)          | 10   | 100- | pF            |
| Saturation exposure *4, *5             | Esat   | - 1           | 180  | -    | -1           | 180  | -    | $mlx \cdot s$ |
| Saturation output charge *4            | Qsat   | $CD_{\Sigma}$ | 50   | -    | 4            | 25   | 160  | pC            |
| Photo response non-uniformity *6       | PRNU   | -             | 1    | ±3   | -            |      | ±3   | %             |

<sup>\*4:</sup> Vb=2.0 V, Vφ=5.0 V

### ■ Electrical characteristics (Ta=25 °C)

| Parameter                                       |         | Symbol                   | Condition             | S3901 series |                  |                      | S3904 series   |                      |                      | A Line |
|-------------------------------------------------|---------|--------------------------|-----------------------|--------------|------------------|----------------------|----------------|----------------------|----------------------|--------|
|                                                 |         |                          |                       | Min.         | Тур.             | Max.                 | Min.           | Тур.                 | Max.                 | Unit   |
| Clock pulse (\phi1, \phi2)                      | High    | Vφ1, Vφ2 (H)             | 130                   | 4.5          | 5                | 10                   | 4.5            | 5                    | 10                   | V      |
| voltage                                         | Low     | Vφ1, Vφ2 (L)             |                       | 0            |                  | 0.4                  | 0              | -                    | 0.4                  | V      |
| 0/ 1 1 /1 /2 1                                  | High    | Vos (H)                  | ×1 1                  | 4.5          | V <sub>0</sub> 1 | 10                   | 4.5            | V <sub>0</sub> 1     | 10                   | V      |
| Start pulse (\$\psi\$st) voltage                | Low     | Vos (L)                  | 114.                  | 0            | 0                | 0.4                  | 0              | -                    | 0.4                  | V      |
| Video bias voltage *7                           |         | Vb                       |                       | 1.5          | Vφ - 3.0         | V <sub>0</sub> - 2.5 | 1.5            | V <sub>0</sub> - 3.0 | V <sub>0</sub> - 2.5 | V      |
| Saturation control gate vol                     | tage    | Vscg                     | WIN.                  | -00          | 0                | <b>J</b>             | - 1            | 0                    | - "                  | V      |
| Saturation control drain vo                     |         | Vscd                     |                       | 1 1-0        | Vb               | <b>V</b> -           | -              | Vb                   | - 4                  | V      |
| Clock pulse (φ1, φ2) rise / fall                | time *8 | trø1, trø2<br>tfø1, tfø2 |                       | -11          | 20               | COD                  | -              | 20                   | -                    | ns     |
| Clock pulse (\$1, \$2) pulse v                  | vidth   | tpwφ1, tpwφ2             |                       | 200          |                  |                      | 200            | -                    | -                    | ns     |
| Start pulse (\$\phi\$st) rise / fall t          | ime     | trφs, tfφs               |                       | - 1          | 20               |                      | <b>,</b> - , , | 20                   | -                    | ns     |
| Start pulse (\phist) pulse wid                  |         | tpwφs                    |                       | 200          | 0                |                      | 200            |                      | -                    | ns     |
| Start pulse (\phist) and clock (\phi2) overlap  | pulse   | tφον                     |                       | 200          | V 70             |                      | 200            | 1.2                  | <u>-</u>             | ns     |
| Clock pulse space *8                            | , (     | X1, X2                   |                       | trf - 20     | -, 1             | 00-                  | trf - 20       | - (                  | -                    | ns     |
| Data rate *9                                    |         | f                        |                       | 0.1          |                  | 2000                 | 0.1            | A.                   | 2000                 | kHz    |
| 100                                             | O.E.    |                          | 50 % of               | -            | 80 (-128 Q)      | 4 -                  | - (            | 100 (-256 Q)         |                      | ns     |
| Video delay time                                |         | tvd                      | saturation<br>*9, *10 | 7            | 120 (-256 Q)     | -                    |                | 150 (-512 Q)         | -                    | ns     |
|                                                 | ~())    |                          |                       | ı            | 160 (-512 Q)     |                      | , '            | 200 (-1024 Q)        | -                    | ns     |
| Clock pulse (\phi1, \phi2)                      |         |                          | 1                     |              | 21 (-128 Q)      |                      | Y              | 27 (-256 Q)          | ( - )                | pF     |
| line capacitance                                |         | Сф                       | 5 V bias              | -            | 36 (-256 Q)      | -                    | 0/3 2          | 50 (-512 Q)          | N -                  | pF     |
| line capacitance                                |         |                          |                       | -            | 67 (-512 Q)      | -1                   | -              | 100 (-1024 Q)        | -                    | pF     |
| Saturation control gate (Vscg) line capacitance |         | 10                       | 5 V bias              | -            | 12 (-128 Q)      |                      |                | 14 (-256 Q)          |                      | pF     |
|                                                 |         | Cscg                     |                       | -            | 20 (-256 Q)      | -                    |                | 24 (-512 Q)          |                      | pF     |
| mio capaonario                                  | 703.    |                          |                       | -            | 35 (-512 Q)      | -                    | -              | 45 (-1024 Q)         |                      | pF     |
|                                                 |         |                          |                       | -            | 7 (-128 Q)       |                      | - T 1          | 10 (-256 Q)          |                      | pF     |
| Video line capacitance                          |         | Cv                       | 2 V bias              | <b>1</b> -   | 11 (-256 Q)      | -                    |                | 16 (-512 Q)          | •                    | pF     |
|                                                 | 100     | 1 (0)                    |                       | •            | 20 (-512 Q)      | -                    |                | 30 (-1024 Q)         |                      | pF     |

<sup>\*7:</sup> V\$\phi\$ is input pulse voltage (refer to figure 8).

<sup>\*5: 2856</sup> K, tungsten lamp

<sup>\*6: 50 %</sup> of saturation, excluding the start pixel and last pixel

<sup>\*8:</sup> trf is the clock pulse rise or fall time. A clock pulse space of "rise time/fall time - 20" ns (nanoseconds) or more should be input if the clock pulse rise or fall time is longer than 20 ns (refer to figure 7).

<sup>\*9:</sup> Vb=2.0 V, Vo=5.0 V

<sup>\*10:</sup> Measured with C7883 driver circuit

### Figure 3 Dimensional outlines (unit: mm)

### S3901-128Q, S3904-256Q

### S3901-256Q, S3904-512Q



Distance from upper surface of quartz window to photosensitive surface

KMPDA0060EB



Distance from upper surface of quartz window to photosensitive surface

S3901-512Q, S3904-1024Q



Distance from upper surface of quartz window to photosensitive surface

Figure 4 Pin connection



Vss, Vsub and NC should be grounded.

| Terminal     | Input or output                                                                                                                                                                                                               | Description                                                                                                                                                                                                                                                                             |  |  |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| φ1, φ2       | Input<br>(CMOS logic compatible)                                                                                                                                                                                              | Pulses for operating the MOS shift register. The video data rate is equal to the clock pulse frequency since the video output signal is obtained synchronously with the rise of $\phi$ 2 pulse.                                                                                         |  |  |
| φst          | Input (CMOS logic compatible)                                                                                                                                                                                                 | Pulse for starting the MOS shift register operation. The time interval between start pulses is equal to the signal accumulation time.                                                                                                                                                   |  |  |
| Vss          | M. ON.                                                                                                                                                                                                                        | Connected to the anode of each photodiode. This should be grounded.                                                                                                                                                                                                                     |  |  |
| Vscg         | Input                                                                                                                                                                                                                         | Used for restricting blooming. This should be grounded.                                                                                                                                                                                                                                 |  |  |
| Vscd         | Input                                                                                                                                                                                                                         | Used for restricting blooming. This should be biased at a voltage equal to the video bias voltage.                                                                                                                                                                                      |  |  |
| Active video | Output                                                                                                                                                                                                                        | Video output signal. Connects to photodiode cathodes when the address is on. A positive voltage should be applied to the video line in order to use photodiodes with a reverse voltage. When the amplitude of $\phi 1$ and $\phi 2$ is 5 V, a video bias voltage of 2 V is recommended. |  |  |
| Dummy video  | This has the same structure as the active video, but is not connected to photodiodes, so only spike noise is output. This should be biased at a voltage equal to the active video or left as an open-circuit when not needed. |                                                                                                                                                                                                                                                                                         |  |  |
| Vsub         |                                                                                                                                                                                                                               | Connected to the silicon substrate. This should be grounded.                                                                                                                                                                                                                            |  |  |
| End of scan  | Output This should be pulled up at 5 V by using a 10 k $\Omega$ resist negative going pulse that appears synchronously timing right after the last photodiode is addressed.                                                   |                                                                                                                                                                                                                                                                                         |  |  |
| NC           |                                                                                                                                                                                                                               | Should be grounded.                                                                                                                                                                                                                                                                     |  |  |

Figure 5 Spectral response (typical example)



### ■ Construction of image sensor

The NMOS image sensor consists of a scanning circuit made up of MOS transistors, a photodiode array, and a switching transistor array that addresses each photodiode, all integrated onto a monolithic silicon chip. Figure 1 shows the circuit of a NMOS linear image sensor.

The MOS scanning circuit operates at low power consumption and generates a scanning pulse train by using a start pulse and 2-phase clock pulses in order to turn on each address sequentially. Each address switch is comprised of an NMOS transistor using the photodiode as the source, the video line as the drain and the scanning pulse input section as the gate.

The photodiode array operates in charge integration mode so that the output is proportional to the amount of light exposure (light intensity x integration time).

Figure 6 Output charge vs. exposure



Each cell consists of an active photodiode and a dummy photodiode, which are respectively connected to the active video line and the dummy video line via a switching transistor. Each of the active photodiodes is also connected to the saturation control drain via the saturation control transistor, so that the photodiode blooming can be suppressed by grounding the saturation control gate. Applying a pulse signal to the saturation control gate triggers all reset. (See "Auxiliary functions".)

Figure 2 shows the schematic diagram of the photodiode active area. This active area has a PN junction consisting of an N-type diffusion layer formed on a P-type silicon substrate. A signal charge generated by light input accumulates as a capacitive charge in this PN junction. The N-type diffusion layer provides high UV sensitivity but low dark current.

### ■ Driver circuit

S3901/S3904 series do not require any DC voltage supply for operation. However, the Vss, Vsub and all NC terminals must be grounded. A start pulse  $\phi$ st and 2-phase clock pulses  $\phi$ 1,  $\phi$ 2 are needed to drive the shift register. These start and clock pulses are positive going pulses and CMOS logic compatible.

The 2-phase clock pulses  $\phi 1$ ,  $\phi 2$  can be either completely separated or complementary. However, both pulses must not be "High" at the same time.

A clock pulse space (X1 and X2 in Figure 7) of a "rise time/fall time - 20" ns or more should be input if the rise and fall times of  $\phi 1$ ,  $\phi 2$  are longer than 20 ns. The  $\phi 1$  and  $\phi 2$  clock pulses must be held at "High" at least 200 ns. Since the photodiode signal is obtained at the rise of each  $\phi 2$  pulse, the clock pulse frequency will equal the video data rate.

Figure 7 Timing chart for driver circuit



### ■ Signal readout circuit

There are two methods for reading out the signal from an NMOS linear image sensor. One is a current detection method using the load resistance and the other is a current integration method using a charge amplifier. In either readout method, a positive bias must be applied to the video line because photodiode anodes of NMOS linear image sensors are set at 0 V (Vss). Figure 8 shows a typical video bias voltage margin. As the clock pulse amplitude is higher, the video bias voltage can be set larger so the saturation charge can be increased. The rise and fall times of the video output waveform can be shortened if the video bias voltage is reduced while the clock pulse amplitude is still higher. When the amplitude of  $\phi 1, \, \phi 2$  and  $\phi st$  is 5 V, setting the video bias voltage at 2 V is recommended.

To obtain good linearity, using the current integration method is advised. In this method, the integration capacitance is reset to the reference voltage level immediately before each photodiode is addressed and the signal charge is then stored as an integration capacitive charge when the address switch turns on. Figures 9 and 10 show a typical current integration circuit and its pulse timing chart. To ensure stable output, the rise of a reset pulse must be delayed at least 50 ns from the fall of  $\phi 2$ .

The amplitude of start pulse  $\phi$ st is the same as the  $\phi$ 1 and  $\phi$ 2 pulses. The shift register starts the scanning at the "High" level of  $\phi$ st, so the start pulse interval determines the length of signal accumulation time. The  $\phi$ st pulse must be held "High" at least 200 ns and overlap with  $\phi$ 2 at least for 200 ns. To operate the shift register correctly,  $\phi$ 2 must change from the "High" level to the "Low" level only once during "High" level of  $\phi$ st. The timing chart for each pulse is shown in Figure 7.

### ■ End of scan

The end of scan ( $\overline{EOS}$ ) signal appears in synchronization with the  $\phi2$  timing right after the last photodiode is addressed, and the  $\overline{EOS}$  terminal should be pulled up at 5 V using a 10 k $\Omega$  resistor.

Figure 8 Video bias voltage margin



Hamamatsu provides the following driver circuits and related products (sold separately).

| Product name       | Type No.  | Content                       | Feature                                      |  |  |
|--------------------|-----------|-------------------------------|----------------------------------------------|--|--|
|                    | C7883     | High-speed driver circuit     | High-speed operation Single power supply     |  |  |
|                    | C7883G    | C7883<br>+ C8225-01           | (+15 V) operation<br>Compact                 |  |  |
| Driver circuit     | C7884     | Precision driver circuit      | Low noise                                    |  |  |
|                    | C7884G    | C7884<br>+ C8225-01           | Good output linearity Boxcar waveform output |  |  |
|                    | C7884-01  | High precision driver circuit | Ultra-low noise                              |  |  |
|                    | C7884G-01 | C7884-01<br>+ C8225-01        | Good output linearity Boxcar waveform outp   |  |  |
| Pulse<br>generator | C8225-01  | C7883,<br>C7884 series        |                                              |  |  |
| Cable              | A8226     | C7883 to<br>C7885 series      | BNC, length 1 m                              |  |  |

勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www. 100y. com. tw

### NMOS linear image sensor S3901/S3904 series

Figure 9 Readout circuit example and timing chart



### ■ Anti-blooming function

10 × 10<sup>-12</sup> [F]

If the incident light intensity is higher than the saturation charge level, even partially, a signal charge in excess of the saturation charge cannot accumulate in the photodiode. This excessive charge flows out into the video line degrading the signal purity. To avoid this problem and maintain the signal purity, applying the same voltage as the video bias voltage to the saturation control drain and grounding the saturation control gate are effective. If the incident light intensity is extremely high, a positive bias should be applied to the saturation control gate. The larger the voltage applied to the saturation control gate, the higher the function for suppressing the excessive saturation charge will be. However, this voltage also lowers the amount of saturation charge, so an optimum bias voltage should be selected.

### Auxiliary functions

### (1) All reset

In normal operation, the accumulated charge in each photodiode is reset when the signal is read out. Besides this method that uses the readout line, \$3901/\$3904 series can reset the photodiode charge by applying a pulse to the saturation control gate. The amplitude of this pulse should be equal to the \$\phi\_1\$, \$\phi\_2\$ and \$\phi\_st\$ pulses and the pulse width should be longer than 5 \text{ \text{us}}. When the saturation control gate is set at the "High" level, all photodiodes are reset to the saturation control drain potential (equal to video bias). Conversely, when the saturation control gate is set at the "Low" level (0 V), the signal charge accumulates in each photodiode without being reset.

#### (2) Dummy video

S3901/S3904 series have a dummy video line to eliminate spike noise contained in the video output waveform. Video signal with lower spike noise can be obtained by differential amplification applied between the active video line and dummy video line outputs. When not needed, leave this unconnected.

### Handling precautions

### (1) Electrostatic countermeasures

NMOS linear image sensors are designed to resist static electrical charges. However, take sufficient cautions and countermeasures to prevent damage from static charges when handling the sensors.

### (2) Window

If dust or grime sticks to the surface of the light input window, it appears as a black blemish or smear on the image. Before using the image sensor, the window surface should be cleaned. Wipe off the window surface with a soft cloth, cleaning paper or cotton swab slightly moistened with organic solvent such as alcohol, and then lightly blow away with compressed air. Do not rub the window with dry cloth or cotton swab as this may generate static electricity.