

特力材料886-3-5753170

胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787

Http://www. 100y. com. tw

# Low Power, High Speed Rail-to-Rail Input/Output Amplifier

# AD8029/AD8030/AD8040

#### **FEATURES**

Low power

1.3 mA supply current/amplifier

High speed

125 MHz, -3 dB bandwidth (G = +1)

60 V/us slew rate

80 ns settling time to 0.1%

Rail-to-rail input and output

No phase reversal, inputs 200 mV beyond rails

Wide supply range: 2.7 V to 12 V Offset voltage: 6 mV max Low input bias current

+0.7 μA to -1.5 μA Small packaging

SOIC-8, SC70-6, SOT23-8, SOIC-14, TSSOP-14

#### **APPLICATIONS**

**Battery-powered instrumentation** 

**Filters** 

A-to-D drivers

**Buffering** 

#### **GENERAL DESCRIPTION**

The AD8029 (single), AD8030 (dual), and AD8040 (quad) are rail-to-rail input and output high speed amplifiers with a quiescent current of only 1.3 mA per amplifier. Despite their low power consumption, the amplifiers provide excellent performance with 125 MHz small signal bandwidth and 60 V/µs slew rate. ADI's proprietary XFCB process enables high speed and high performance on low power.

This family of amplifiers exhibits true single-supply operation with rail-to-rail input and output performance for supply voltages ranging from 2.7 V to 12 V. The input voltage range extends 200 mV beyond each rail without phase reversal. The dynamic range of the output extends to within 40 mV of each rail.

The AD8029/AD8030/AD8040 provide excellent signal quality with minimal power dissipation. At G = +1, SFDR is -72 dBc at 1 MHz and settling time to 0.1% is only 80 ns. Low distortion and fast settling performance make these amplifiers suitable drivers for single-supply A/D converters.

The versatility of the AD8029/AD8030/AD8040 allows the user to operate the amplifiers on a wide range of supplies while consuming less than 6.5 mW of power. These features extend the operation time in applications ranging from battery-

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## CONNECTION DIAGRAMS





Figure 1. SOIC-8 (R

Figure 2. SC70-6 (KS)





SOT23-8 (RJ)

Figure 4. SOIC-14 (R) and TSSOP-14 (RU)

powered systems with large bandwidth requirements to high speed systems where component density requires lower power dissipation.

The AD8029/AD8030 are the only low power, rail-to-rail input and output high speed amplifiers available in SOT23 and SC70 micro packages. The amplifiers are rated over the extended industrial temperature range, -40°C to +125°C.



Figure 5. Rail-to-Rail Response

# **TABLE OF CONTENTS**

| WWW.Each.COM                        | MMW.   |
|-------------------------------------|--------|
| TABLE OF CONTENTS                   |        |
| Specifications                      | Appli  |
| Specifications with ±5 V Supply3    | Wie    |
| Specifications with +5 V Supply4    | Ou     |
| Specifications with +3 V Supply5    | Dis    |
| Absolute Maximum Ratings            | Cir    |
| Maximum Power Dissipation6          | Des    |
| Typical Performance Characteristics | Outlin |
| Theory of Operation                 | Ordei  |
| Input Stage                         | ESI    |
| Output Stage                        |        |
|                                     |        |
| REVISION HISTORY                    |        |

|     | WWW.100X.COM.TW                    |    |
|-----|------------------------------------|----|
| 3   | Applications                       | 16 |
| 3   | Wideband Operation                 | 16 |
| 4   | Output Loading sensitivity         | 16 |
| 5   | Disable Pin                        | 17 |
| 6   | Circuit Considerations             | 18 |
| 6   | Design Tools and Technical Support | 18 |
| 7   | Outline Dimensions                 | 19 |
| 5   | Ordering Guide                     | 20 |
| 5   | ESD Caution                        | 20 |
| 500 |                                    |    |

100Y.COM.TW

100Y.COM.T

WWW.100X.C

WWW.100X.C

# REVISION HISTORY

# WWW.100Y.COM.TW 11/03—Data Sheet Changed from Rev. 0 to Rev. A Change

| REVISIONTIISTONT                             |           |
|----------------------------------------------|-----------|
| Revision A                                   |           |
| 11/03—Data Sheet Changed from Rev. 0 to Rev. | v. A      |
| Change COW COW                               | Page      |
| Added AD8040 part                            | Universal |
| Change to Figure 5                           | 1         |
| Changes to Specifications                    | 3         |
| Changes to Figures 10–12                     | 7         |
| Change to Figure 14                          | 8         |
| Changes to Figures 20 and 21                 | 9         |
| Inserted new Figure 36                       | 11        |
| Change to Figure 40                          | 12        |
| Inserted new Figure 41                       | 12        |
| Added Output Loading Sensitivity section     | 16        |
| Changes to Table 5                           | 17        |
| Changes to Power Supply Bypassing section    | 18        |
| Changes to Ordering Guide                    | 20        |
|                                              |           |
|                                              |           |
|                                              |           |
|                                              |           |
|                                              |           |

# **SPECIFICATIONS**

## **SPECIFICATIONS WITH ±5 V SUPPLY**

| Parameter                          | Conditions                                                                                | Min              | Тур             | Max                    | Unit         |
|------------------------------------|-------------------------------------------------------------------------------------------|------------------|-----------------|------------------------|--------------|
| DYNAMIC PERFORMANCE                | COM.                                                                                      | COM              | TV              |                        |              |
| –3 dB Bandwidth                    | $G = +1, V_0 = 0.1 \text{ V p-p}$                                                         | 80               | 125             |                        | MHz          |
|                                    | $G = +1, V_0 = 2 V p-p$                                                                   | 14               | 19              |                        | MHz          |
| Bandwidth for 0.1 dB Flatness      | $G = +2, V_0 = 0.1 \text{ V p-p}$                                                         | · The CO         | 6               |                        | MHz          |
| Slew Rate                          | $G = +1$ , $V_0 = 2 V Step$                                                               | X 100 Y          | 62              |                        | V/µs         |
|                                    | $G = -1$ , $V_0 = 2$ V Step                                                               | W. C.            | 63              |                        | V/µs         |
| Settling Time to 0.1%              | $G = +2$ , $V_0 = 2$ V Step                                                               | W.100            | 80              |                        | ns           |
| NOISE/DISTORTION PERFORMANCE       | TIOOY.CO TITY WY                                                                          | 11007.           |                 |                        |              |
| Spurious Free Dynamic Range (SFDR) | $f_C = 1 \text{ MHz}, V_O = 2 \text{ V p-p}$                                              | WW.              | _ <del>74</del> |                        | dBc          |
| 100 1. ON JA                       | $f_C = 5 \text{ MHz}, V_O = 2 \text{ V p-p}$                                              | W.100            | -56             |                        | dBc          |
| Input Voltage Noise                | f = 100 kHz                                                                               | 100              | 16.5            |                        | nV/√Hz       |
| Input Current Noise                | f = 100 kHz                                                                               | WWW.             | 1.1             |                        | pA/√Hz       |
| Crosstalk (AD8030/AD8040)          | $f = 5 \text{ MHz}, V_{IN} = 2 \text{ V p-p}$                                             | W 100            | -79             |                        | dB           |
| DC PERFORMANCE                     | MY W. LOOY.CO. LTW                                                                        | 1                |                 |                        |              |
| Input Offset Voltage               | PNP Active, $V_{CM} = 0 \text{ V}$                                                        | WWW.L            | 1.6             | 5                      | mV           |
|                                    | NPN Active, $V_{CM} = 4.5 \text{ V}$                                                      | NY TANA          | 2               | 6                      | mV           |
| Input Offset Voltage Drift         | T <sub>MIN</sub> to T <sub>MAX</sub>                                                      | WWW              | 30              |                        | μV/°C        |
| Input Bias Current <sup>1</sup>    | NPN Active, $V_{CM} = 4.5 \text{ V}$                                                      | VVV              | 0.7             | 1.3                    | μΑ           |
|                                    | T <sub>MIN</sub> to T <sub>MAX</sub>                                                      | 11               | 1001.           |                        | μΑ           |
|                                    | PNP Active, $V_{CM} = 0 \text{ V}$                                                        | WW               | <b>-1.7</b>     | -2.8                   | μΑ           |
|                                    | T <sub>MIN</sub> to T <sub>MAX</sub>                                                      | XX               | 2               |                        | μΑ           |
| Input Offset Current               | WWW. 100Y.Co TLTW                                                                         |                  | ±0.1            | ±0.9                   | μΑ           |
| Open-Loop Gain                     | $V_0 = \pm 4.0 \text{ V}$                                                                 | 65               | 74              | COL                    | dB           |
| INPUT CHARACTERISTICS              | M. 21/100 r. CONT. I.                                                                     |                  |                 |                        | `<br>.≼1     |
| Input Resistance                   | WALLOW                                                                                    |                  | 6               |                        | MΩ           |
| Input Capacitance                  | COMP.                                                                                     | -XT              | 2               |                        | pF           |
| Input Common-Mode Voltage Range    | 100 - ONE                                                                                 |                  | -5.2 to +5.2    |                        | V            |
| Common-Mode Rejection Ratio        | $V_{CM} = -4.5 \text{ V to } +3 \text{ V, R}_{L} = 10 \text{ k}\Omega$                    | 80               | 90              | 107.0                  | dB           |
| DISABLE PIN (AD8029)               | TWW.Io. COM                                                                               |                  | - 11 W W. L     |                        |              |
| DISABLE Low Voltage                | IN WY 100 X.                                                                              | 1.7.             | $-V_5 + 0.8$    |                        | V            |
| DISABLE Low Current                | LA MAN W. OUX.CO.                                                                         | WT               | -6.5            |                        | μΑ           |
| DISABLE High Voltage               | TILL CO                                                                                   | NI.              | $-V_{s} + 1.2$  |                        | V            |
| DISABLE High Current               | JETW WW 1007.0                                                                            | T.I.T.           | 0.2             |                        | μΑ           |
| Turn-Off Time                      | 50% of DISABLE to <10% of Final Vo,                                                       | UI TW            | 150             |                        | ns           |
|                                    | $V_{IN} = -1 V, G = -1$                                                                   | W.T.             |                 |                        | $CO_{M_I}$ . |
| Turn-On Time                       | 50% of $\overline{\text{DISABLE}}$ to <10% of Final Vo,<br>V <sub>IN</sub> = -1 V, G = -1 | COM.TW           | 85              |                        | ns           |
| OUTPUT CHARACTERISTICS             | TW 1001                                                                                   | .V TI            | 11              | 100                    |              |
| Output Overdrive Recovery Time     | COM.                                                                                      | A COMP.          |                 |                        | V.CO         |
| (Rising/Falling Edge)              | $V_{IN} = +6 \text{ V to } -6 \text{ V, G} = -1$                                          | ". COM'T         | 55/45           |                        | ns           |
| Output Voltage Swing               | $R_L = 1 k\Omega$                                                                         | $-V_{s} + 0.22$  |                 | +V <sub>S</sub> - 0.22 | V            |
|                                    | $R_L = 10 \text{ k}\Omega$                                                                | $-V_{S} + 0.05$  |                 | $+V_{S}-0.05$          | V C          |
| Short-Circuit Current              | Sinking and Sourcing                                                                      | $00^{1}$ . $0$ M | 170/160         |                        | mA           |
| Off Isolation (AD8029)             | $V_{IN} = 0.1 \text{ V p-p, f} = 1 \text{ MHz, } \overline{\text{DISABLE}} = \text{Low}$  | ON.Co.           | -55             |                        | dB           |
| Capacitive Load Drive              | 30% Overshoot                                                                             | Jus COJ          | 20              |                        | pF           |
| POWER SUPPLY                       | MOY.                                                                                      | 11007            | W.T.            | NA .                   | 1.100        |
| Operating Range                    | LA COM. WAY                                                                               | 2.7              |                 | 12                     | V            |
| Quiescent Current/Amplifier        | Ton . COW: I.                                                                             | M Jun C          | 1.4             | 1.5                    | mA           |
| Quiescent Current (Disabled)       | DISABLE = Low                                                                             | 100 X.C.         | 150             | 200                    | μΑ           |
|                                    | $V_s \pm 1 V$                                                                             | 73               | 80              |                        | dB           |
| Power Supply Rejection Ratio       |                                                                                           |                  |                 |                        |              |

<sup>&</sup>lt;sup>1</sup>Plus, +, (or no sign) indicates current into pin; minus (–) indicates current out of pin.

## **SPECIFICATIONS WITH +5 V SUPPLY**

Table 2.  $V_S = 5 \text{ V}$  @  $T_A = 25^{\circ}\text{C}$ , G = +1,  $R_L = 1 \text{ k}\Omega$  to midsupply, unless otherwise noted. All specifications are per amplifier.

| Parameter                          | Conditions                                                                                | Min           | Тур            | Max           | Unit   |
|------------------------------------|-------------------------------------------------------------------------------------------|---------------|----------------|---------------|--------|
| DYNAMIC PERFORMANCE                | COM:                                                                                      | 100 TOO!      |                |               |        |
| –3 dB Bandwidth                    | $G = +1, V_0 = 0.1 \text{ V p-p}$                                                         | 80            | 120            |               | MHz    |
|                                    | $G = +1, V_0 = 2 V p-p$                                                                   | 13            | 18             |               | MHz    |
| Bandwidth for 0.1 dB Flatness      | $G = +2, V_0 = 0.1 \text{ V p-p}$                                                         | W.100         | 6              |               | MHz    |
| Slew Rate                          | $G = +1$ , $V_0 = 2$ V Step                                                               | AT 100 Y.     | 55             |               | V/µs   |
|                                    | $G = -1$ , $V_0 = 2$ V Step                                                               | VVV.          | 60             |               | V/µs   |
| Settling Time to 0.1%              | $G = +2, V_0 = 2 \text{ V Step}$                                                          | W.100         | 82             |               | ns     |
| NOISE/DISTORTION PERFORMANCE       | W. TOOY.CO TITTY W.                                                                       | 1100          |                |               |        |
| Spurious Free Dynamic Range (SFDR) | $f_c = 1 \text{ MHz}, V_o = 2 \text{ V p-p}$                                              | MM. OU        | -73            |               | dBc    |
|                                    | $f_c = 5 \text{ MHz}, V_0 = 2 \text{ V p-p}$                                              | ANN.IUU       | -55            |               | dBc    |
| Input Voltage Noise                | f = 100 kHz                                                                               | 1 10          | 16.5           |               | nV/√Hz |
| Input Current Noise                | f = 100 kHz                                                                               | MMM           | 1.1 CO         |               | pA/√H: |
| Crosstalk (AD8030/AD8040)          | $f = 5 \text{ MHz}, V_{IN} = 2 \text{ V p-p}$                                             | - 1VI.        | -79            | , 1           | dB     |
| DC PERFORMANCE                     | WW TOOY.CO TITY                                                                           | M W           |                |               |        |
| Input Offset Voltage               | PNP Active, V <sub>CM</sub> = 2.5 V                                                       | WWW           | 1.4 C          | 5             | mV     |
|                                    | NPN Active, $V_{CM} = 4.5 \text{ V}$                                                      | 77.7          | 1.8            | 6             | mV     |
| Input Offset Voltage Drift         | T <sub>MIN</sub> to T <sub>MAX</sub>                                                      | 11/1/         | 25             |               | μV/°C  |
| Input Bias Current <sup>1</sup>    | NPN Active, $V_{CM} = 4.5 \text{ V}$                                                      | WW            | 0.8            | 1.2           | μΑ     |
|                                    | T <sub>MIN</sub> to T <sub>MAX</sub>                                                      |               | W.100          |               | μΑ     |
|                                    | PNP Active, $V_{CM} = 2.5 \text{ V}$                                                      |               | -1.8           | -2.8          | μΑ     |
|                                    | T <sub>MIN</sub> to T <sub>MAX</sub>                                                      | J XX          | 2              |               | μΑ     |
| Input Offset Current               | M. 1001.                                                                                  | 4.            | ±0.1           | ±0.9          | μΑ     |
| Open-Loop Gain                     | $V_o = 1 \text{ V to } 4 \text{ V}$                                                       | 65            | 74             | Y.Co          | dB     |
| INPUT CHARACTERISTICS              | TWW.Io. COM.                                                                              |               | WW.I           | COM.          | W      |
| Input Resistance                   | M. 1001.                                                                                  | Lin           | 6              |               | ΜΩ     |
| Input Capacitance                  | MAN WAY CON                                                                               | W             | 2              |               | pF     |
| Input Common-Mode Voltage Range    | COM COM                                                                                   | . · ·         | -0.2 to +5.2   |               | V      |
| Common-Mode Rejection Ratio        | $V_{CM} = 0.25 \text{ V to 2 V}, R_L = 10 \text{ k}\Omega$                                | 80            | 90             | 100 r.        | dB     |
| DISABLE PIN (AD8029)               | TW WWW. CO.                                                                               | WT            |                |               | TILL   |
| DISABLE Low Voltage                | L. T. CO                                                                                  | W.            | $-V_{s} + 0.8$ |               | V      |
| DISABLE Low Current                | M.TW W 1001.                                                                              | W.T.Y         | -6.5           |               | μΑ     |
| DISABLE High Voltage               | WWW. COX.C                                                                                | TW            | $-V_s + 1.2$   |               | V      |
| DISABLE High Current               | OW.                                                                                       | COMP          | 0.2            |               | μA     |
| Turn-Off Time                      | 50% of DISABLE to <10% of Final V <sub>o</sub> ,                                          | OW.TW         | 155            |               | ns     |
| WWW.r                              | $V_{IN} = -1 \text{ V, G} = -1$                                                           | COMMENT       | N W            |               | N.Co.  |
| Turn-On Time                       | 50% of DISABLE to <10% of Final V <sub>o</sub> ,                                          | COM           | 90             |               | ns C   |
|                                    | $V_{IN} = -1 \text{ V, G} = -1$                                                           | Y. OM.T       |                |               | M 7.   |
| OUTPUT CHARACTERISTICS             | CO TO WIND                                                                                | ol.Co         | TW             | MAN           | OOY.   |
| Overdrive Recovery Time            | COM.                                                                                      | -1 COM        |                |               |        |
| (Rising/Falling Edge)              | $V_{IN} = -1 \text{ V to } +6 \text{ V, G} = -1$                                          | 001.          | 45/50          |               | ns     |
| Output Voltage Swing               | $R_L = 1 \text{ k}\Omega$                                                                 | $-V_s + 0.17$ |                | $+V_{s}-0.17$ | V      |
|                                    | $R_L = 10 \text{ k}\Omega$                                                                | $-V_s + 0.04$ |                | $+V_{s}-0.04$ | V      |
| Short-Circuit Current              | Sinking and Sourcing                                                                      | 1007.         | 95/60          |               | mA     |
| Off Isolation (AD8029)             | $V_{in} = 0.1 \text{ V p-p, } f = 1 \text{ MHz, } \overline{\text{DISABLE}} = \text{Low}$ | V.C.          | -55            |               | dB     |
| Capacitive Load Drive              | 30% Overshoot                                                                             | W.100         | 15             |               | pF     |
| POWER SUPPLY                       | TOO YOU                                                                                   | -1100x        | TI.II          | N.            | 1      |
| Operating Range                    | IN TO COMP.                                                                               | 2.7           |                | 12            | V      |
| Quiescent Current/Amplifier        | W.100 1. COM.11                                                                           | W.100 1       | 1.3            | 1.5           | mA     |
| Quiescent Current (Disabled)       | DISABLE = Low                                                                             | 1100          | 140            | 200           | μΑ     |
|                                    | V <sub>s</sub> ± 1 V                                                                      | 73            | 80             |               | dB     |
| Power Supply Rejection Ratio       | 1 V S 1 V                                                                                 |               |                |               |        |

<sup>&</sup>lt;sup>1</sup>Plus, +, (or no sign) indicates current into pin; minus (–) indicates current out of pin.

## **SPECIFICATIONS WITH +3 V SUPPLY**

Table 3.  $V_S = +3 \text{ V} \otimes T_A = 25^{\circ}\text{C}$ , G = +1,  $R_I = 1 \text{ k}\Omega$  to midsupply, unless otherwise noted. All specifications are per amplifier.

| Parameter                          | Conditions                                                                                | Min           | Тур          | Max                    | Unit    |
|------------------------------------|-------------------------------------------------------------------------------------------|---------------|--------------|------------------------|---------|
| DYNAMIC PERFORMANCE                | COM: IN TOO                                                                               | COM           | -=1          |                        |         |
| –3 dB Bandwidth                    | $G = +1, V_0 = 0.1 \text{ V p-p}$                                                         | 80            | 112          |                        | MHz     |
|                                    | $G = +1, V_0 = 2 V p-p$                                                                   | 13            | 18           |                        | MHz     |
| Bandwidth for 0.1 dB Flatness      | $G = +2$ , $V_0 = 0.1 \text{ V p-p}$                                                      | ON            | 6            |                        | MHz     |
| Slew Rate                          | $G = +1, V_0 = 2 \text{ V Step}$                                                          | 100Y.         | 55           |                        | V/µs    |
|                                    | G = −1, V <sub>0</sub> = 2 V Step                                                         | . CO          | 57           |                        | V/µs    |
| Settling Time to 0.1%              | $G = +2, V_0 = 2 \text{ V Step}$                                                          | 1.100         | 110          |                        | ns      |
| NOISE/DISTORTION PERFORMANCE       | OOY.CO THE WAY                                                                            | 1007.         | TW           |                        |         |
| Spurious Free Dynamic Range (SFDR) | $f_C = 1 \text{ MHz}, V_O = 2 \text{ V p-p}$                                              | W. L. C       | <b>-72</b>   |                        | dBc     |
|                                    | $f_C = 5 \text{ MHz}, V_O = 2 \text{ V p-p}$                                              | TW.100 1.     | -60          |                        | dBc     |
| Input Voltage Noise                | f = 100 kHz                                                                               | 1007          | 16.5         |                        | nV/√Hz  |
| Input Current Noise                | f = 100 kHz                                                                               | 11111         | 1.1          |                        | pA/√Hz  |
| Crosstalk (AD8030/AD8040)          | $f = 5 \text{ MHz}, V_{IN} = 2 \text{ V p-p}$                                             | 100           | -80          |                        | dB      |
| DC PERFORMANCE                     | Maria Contraction                                                                         | N W 100       | Y.C.         | N.                     |         |
| Input Offset Voltage               | PNP Active, $V_{CM} = 1.5 \text{ V}$                                                      | - WW.10.      | -1.1CON      | 5                      | mV      |
| TION. COLLTY                       | NPN Active, $V_{CM} = 2.5 \text{ V}$                                                      | W - TW. 10    | 1.6          | 6                      | mV      |
| Input Offset Voltage Drift         | T <sub>MIN</sub> to T <sub>MAX</sub>                                                      | WWW           | 24           |                        | μV/°C   |
| Input Bias Current <sup>1</sup>    | NPN Active, $V_{CM} = 2.5 \text{ V}$                                                      | · WWW.        | 0.7          | 1.2                    | μA      |
| W 100Y.Co TIN                      | T <sub>MIN</sub> to T <sub>MAX</sub>                                                      | 11            | 1001.        |                        | μA      |
| Input Bias Current <sup>1</sup>    | PNP Active, $V_{CM} = 1.5 \text{ V}$                                                      | WWW           | -1.5         | -2.5                   | μA      |
| M                                  | T <sub>MIN</sub> to T <sub>MAX</sub>                                                      |               | 1.6          |                        | μA      |
| Input Offset Current               | WW. TIOOX.                                                                                | 111.          | ±0.1         | ±0.9                   | μA      |
| Open-Loop Gain                     | $V_0 = 0.5 \text{ V to } 2.5 \text{ V}$                                                   | 64            | 73           |                        | dB      |
| INPUT CHARACTERISTICS              | M. Ing. COM.                                                                              |               | NW.IO        | COMP                   | ıJ      |
| Input Resistance                   | WWW. 100Y. CONT.TW                                                                        |               | 6 100        |                        | МΩ      |
| Input Capacitance                  | WWW. LOW. COM                                                                             | V             | 2            |                        | pF      |
| Input Common-Mode Voltage Range    | 1, 100 , COM. 1                                                                           |               | -0.2 to +3.2 |                        | V       |
| Common-Mode Rejection Ratio        | $V_{CM} = 0.25 \text{ V to } 1.25 \text{ V, } R_L = 10 \text{ k}\Omega$                   | 78            | 88           |                        | dB      |
| DISABLE PIN (AD8029)               | AN ANN W. CO.                                                                             |               | MM           | W.Co.                  | TW      |
| DISABLE Low Voltage                | . COM.                                                                                    | 1             | $-V_s + 0.8$ |                        | ٧       |
| DISABLE Low Current                | IM MM. 1007.                                                                              | 177           | -6.5         |                        | μА      |
| DISABLE High Voltage               | TWWW. TOY.COM                                                                             | W             | $-V_s + 1.2$ |                        | V       |
| DISABLE High Current               | 11 V 10 CO                                                                                | VI. 7         | 0.2          |                        | μΑ      |
| Turn-Off Time                      | 50% of DISABLE to <10% of Final V <sub>o</sub> ,                                          | TIN           | 165          |                        | - n / 1 |
| Turn-on Time                       | $V_{IN} = -1 \text{ V, G} = -1$                                                           | Div.          | 103          |                        | ns      |
| Turn-On Time                       | 50% of DISABLE to <10% of Final V <sub>o</sub> ,                                          | OM            | 95           |                        | ns      |
| Tull of Time                       | $V_{IN} = -1 \text{ V, G} = -1$                                                           | WILL          | 23           |                        |         |
| OUTPUT CHARACTERISTICS             | VIII VIII VIII VIII VIII VIII VIII VII                                                    | COMPANY       | N.           | M. O.                  | CON     |
| Output Overdrive Recovery Time     | ON.1W                                                                                     | COM.          |              |                        | -1 CO   |
| (Rising/Falling Edge)              | $V_{IN} = -1 \text{ V to } +4 \text{ V, G} = -1$                                          | T. T.         | 75/100       |                        | ns      |
| Output Voltage Swing               | $R_L = 1 k\Omega$                                                                         | $-V_s + 0.09$ | (X)          | +V <sub>s</sub> - 0.09 | V       |
| output voltage swiling             | $R_{l} = 10 \text{ k}\Omega$                                                              | $-V_s + 0.04$ |              | $+V_{s}-0.04$          | V       |
| Short-Circuit Current              | Sinking and Sourcing                                                                      | W. 13 Co.o.   | 80/40        |                        | mA      |
| Off Isolation (AD8029)             | $V_{IN} = 0.1 \text{ V p-p, } f = 1 \text{ MHz, } \overline{\text{DISABLE}} = \text{Low}$ | COM           | -55          |                        | dB      |
| Capacitive Load Drive              | 30% Overshoot                                                                             | $0_{0,1}$     | 10           |                        | pF      |
| POWER SUPPLY                       | 30% OVCISIOOC                                                                             | 1007.         | 10           | AL VI                  | Pi      |
| Operating Range                    | COM.                                                                                      | 2.7 CO        |              | 12                     | V       |
| Quiescent Current/Amplifier        | 100x. M.Th.                                                                               | N 100 Y       | 1.3          | 1.4                    | mA      |
| Quiescent Current (Disabled)       | DISABLE = Low                                                                             | 100 Y.C       | 145          | 200                    | μΑ      |
|                                    | $V_s \pm 1 V$                                                                             | 70            | 76           | 200                    | dΒ      |
| Power Supply Rejection Ratio       | us (–) indicates current out of pin.                                                      | 70            | 70           |                        | uD      |

<sup>&</sup>lt;sup>1</sup>Plus, +, (or no sign) indicates current into pin; minus (–) indicates current out of pin.

## ABSOLUTE MAXIMUM RATINGS

Table 4. AD8029/AD8030/AD8040 Stress Ratings

| Parameter                                    | Rating              |
|----------------------------------------------|---------------------|
| Supply Voltage                               | 12.6 V              |
| Power Dissipation                            | See Figure 6        |
| Common-Mode Input Voltage                    | $\pm V_S \pm 0.5 V$ |
| Differential Input Voltage                   | ±1.8 V              |
| Storage Temperature                          | -65°C to +125°C     |
| Operating Temperature Range                  | -40°C to +125°C     |
| Lead Temperature Range<br>(Soldering 10 sec) | 300°C               |
| Junction Temperature                         | 150°C               |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **MAXIMUM POWER DISSIPATION**

The maximum safe power dissipation in the AD8029/AD8030, AD8040 package is limited by the associated rise in junction temperature (T<sub>J</sub>) on the die. The plastic encapsulating the die locally reaches the junction temperature. At approximately 150°C, which is the glass transition temperature, the plastic changes its properties. Even temporarily exceeding this temperature limit may change the stresses that the package exerts on the die, permanently shifting the parametric performance of the AD8029/AD8030/AD8040. Exceeding a junction temperature of 175°C for an extended period can result in changes in silicon devices, potentially causing failure.

The still-air thermal properties of the package and PCB ( $\theta_{JA}$ ), ambient temperature ( $T_A$ ), and the total power dissipated in the package ( $P_D$ ) determine the junction temperature of the die. The junction temperature can be calculated as

$$T_I = T_A + (P_D \times \theta_{IA})$$

The power dissipated in the package  $(P_D)$  is the sum of the quiescent power dissipation and the power dissipated in the package due to the load drive for all outputs. The quiescent power is the voltage between the supply pins  $(V_S)$  times the quiescent current  $(I_S)$ . Assuming the load  $(R_L)$  is referenced to midsupply, the total drive power is  $V_S/2 \times I_{OUT}$ , some of which is dissipated in the package and some in the load  $(V_{OUT} \times I_{OUT})$ . The difference between the total drive power and the load power is the drive power dissipated in the package.

 $P_D$  = Quiescent Power + (Total Drive Power – Load Power)

$$P_D = \left(V_S \times I_S\right) + \left(\frac{V_S}{2} \times \frac{V_{OUT}}{R_L}\right) - \frac{{V_{OUT}}^2}{R_L}$$

RMS output voltages should be considered. If  $R_L$  is referenced to  $V_S$ —, as in single-supply operation, then the total drive power is  $V_S \times I_{OUT}$ .

If the rms signal levels are indeterminate, consider the worst case, when  $V_{OUT} = V_S/4$  for  $R_L$  to midsupply:

$$P_D = \left(V_S \times I_S\right) + \frac{\left(V_S/4\right)^2}{R_L}$$

In single-supply operation with  $R_L$  referenced to  $V_{S^-}$ , worst case is  $V_{OUT} = V_S/2$ .

Airflow will increase heat dissipation, effectively reducing  $\theta_{IA}$ . Also, more metal directly in contact with the package leads from metal traces, through holes, ground, and power planes will reduce the  $\theta_{JA}$ . Care must be taken to minimize parasitic capacitances at the input leads of high speed op amps, as discussed in the PCB Layout section.

Figure 6 shows the maximum safe power dissipation in the package versus the ambient temperature for the SOIC-8 (125°C/W), SOT23-8 (160°C/W), SOIC-14 (90°C/W), TSSOP-14 (120°C/W), and SC70-6 (208°C/W) packages on a JEDEC standard 4-layer board.  $\theta_{JA}$  values are approximations.



Figure 6. Maximum Power Dissipation

## **Output Short Circuit**

Shorting the output to ground or drawing excessive current from the AD8029/AD8030/AD8040 could cause catastrophic failure

# TYPICAL PERFORMANCE CHARACTERISTICS

Default Conditions:  $V_S = 5 \text{ V } (T_A = 25^{\circ}\text{C}, R_L = 1 \text{ k}\Omega \text{ tied to midsupply, unless otherwise noted.})$ 



Figure 7. Small Signal Frequency Response for Various Gains



Figure 8. Small Signal Frequency Response for Various Supplies



Figure 9. Large Signal Frequency Response for Various Supplies



Figure 10. 0.1 dB Flatness Frequency Response



Figure 11. Small Signal Frequency Response for Various Supplies



Figure 12. Large Signal Frequency Response for Various Supplies



Figure 13. Small Signal Frequency Response for Various CLOAD



Figure 14. Frequency Response for Various Output Amplitudes



Figure 15. Open-Loop Gain and Phase vs. Frequency



Figure 16. Small Signal Frequency Response for Various Input Common-Mode Voltages



Figure 17. Small Signal Frequency Response vs. Temperature



Figure 18. Large Signal Frequency Response vs. Temperature



Figure 19. Harmonic Distortion vs. Frequency and Supply Voltage



Figure 20. Harmonic Distortion vs. Output Amplitude



Figure 21. Harmonic Distortion vs. Frequency and Gain



Figure 22. Harmonic Distortion vs. Frequency and Load



Figure 23. Harmonic Distortion vs. Input Common Mode Voltage



Figure 24. Voltage and Current Noise vs. Frequency



Figure 25. Small Signal Transient Response



Figure 26. Large Signal Transient Response



Figure 27. Output Overdrive Recovery WWW.100Y.COM.



Figure 28. Small Signal Transient Response with Capacitive Load



Figure 29. Rail-to-Rail Response, G = +1



Figure 30. Input Overdrive Recovery



Figure 31. Long-Term Settling Time



Figure 32. Common-Mode Rejection Ratio vs. Frequency



Figure 33. AD8029 Off-Isolation vs. Frequency



Figure 34.0.1% Short-Term Settling Time



Figure 35. PSRR vs. Frequency



Figure 36. AD8030/AD8040 Crosstalk vs. Frequency



Figure 37. Input Bias Current vs. Input Common-Mode Voltage



Figure 38. Input Bias Current vs. Temperature



Figure 39 Quiescent Supply Current vs. Temperature



Figure 40. Input Offset Voltage vs. Input Common-Mode Voltage



Figure 41. Input Offset Voltage vs. Temperature



Figure 42. Input Offset Voltage Distribution



Figure 43. AD8029 Output Impedance vs. Frequency, Disabled



Figure 44. Output Saturation Voltage vs. Load Resistance



Figure 42. Output Saturation Voltage vs. Temperature



Figure 45. Output Impedance vs. Frequency, Enabled



Figure 46. Input Error Voltage vs. Output Voltage





Figure 48. AD8029 DISABLE Turn-On Timing WWW.100Y.COM



100Y.COM.TW

WWW.100Y

Figure 49. AD8029 DISABLE Pin Current vs. DISABLE Pin Voltage

# THEORY OF OPERATION



Figure 50. Simplified Schematic

The AD8029 (single), AD8030 (dual), and AD8040 (quad) are rail-to-rail input and output amplifiers fabricated using Analog Devices' XFCB process. The XFCB process enables the AD8029/AD8030/AD8040 to operate on 2.7 V to 12 V supplies with a 120 MHz bandwidth and a 60 V/ $\mu$ s slew rate. A simplified schematic of the AD8029/AD8030/AD8040 is shown in Figure 50.

#### **INPUT STAGE**

For input common-mode voltages less than a set threshold (1.2 V below V<sub>CC</sub>), the resistor degenerated PNP differential pair (comprising Q1 toQ4) carries the entire ITAIL current, allowing the input voltage to go 200 mV below -V<sub>s</sub>. Conversely, input common-mode voltages exceeding the same threshold cause I<sub>TAIL</sub> to be routed away from the PNP differential pair and into the NPN differential pair through transistor Q9. Under this condition, the input common-mode voltage is allowed to rise 200 mV above +Vs while still maintaining linear amplifier behavior. The transition between these two modes of operation leads to a sudden, temporary shift in input stage transconductance, g<sub>m</sub>, and dc parameters (such as the input offset voltage Vos), which in turn adversely affect the distortion performance. The SPD block shortens the duration of this transition, thus improving the distortion performance. As shown in Figure 50, the input differential pair is protected by a pair of two series diodes, connected in anti-parallel, which clamp the differential input voltage to approximately ±1.5 V.

#### **OUTPUT STAGE**

The currents derived from the PNP and NPN input differential pairs are injected into the current mirrors  $M_{\text{BOT}}$  and  $M_{\text{TOP}}$ , thus establishing a common-mode signal voltage at the input of the output buffer.

The output buffer performs three functions:

- 1. It buffers and applies the desired signal voltage to the output devices,  $Q_{10}$  and  $Q_{11}$ .
- 2. It senses the common-mode current level in the output devices.
- 3. It regulates the output common-mode current by establishing a common-mode feedback loop.

The output devices  $Q_{10}$  and  $Q_{11}$  work in a common-emitter configuration, and are Miller-compensated by internal capacitors,  $C_{MT}$  and  $C_{MB}$ .

The output voltage compliance is set by the output devices' collector resistance  $R_C$  (about 25  $\Omega$ ), and by the required load current  $I_L$ . For instance, a light equivalent load (5  $k\Omega$ ) allows the output voltage to swing to within 40 mV of either rail, while heavier loads cause this figure to deteriorate as  $R_C \times I_L$ .

## **APPLICATIONS**

#### WIDEBAND OPERATION



Figure 51. Wideband Non-inverting Gain Configuration



Figure 52. Wideband Inverting Gain Configuration

## **OUTPUT LOADING SENSITIVITY**

To achieve maximum performance and low power dissipation, the designer needs to consider the loading at the output of AD8029/AD8030/AD8040. Table 5 shows the effects of output loading and performance.

When operating at unity gain, the effective load at the amplifier output is the resistance ( $R_L$ ) being driven by the amplifier. For gains other than 1, in noninverting configurations, the feedback network represents an additional current load at the amplifier output. The feedback network ( $R_F + R_G$ ) is in parallel with  $R_L$ , which lowers the effective resistance at the output of the amplifier. The lower effective resistance causes the amplifier to supply more current at the output. Lower values of feedback resistance increase the current draw, thus increasing the amplifier's power dissipation.

For example, if using the values shown in Table 5 for a gain of 2, with resistor values of 2.5 k $\Omega$ , the effective load at the output is 1.67 k $\Omega$ . For inverting configurations, only the feedback resistor  $R_F$  is in parallel with the output load. If the load is greater than that specified in the data sheet, the amplifier can introduce nonlinearities in its open-loop response, which increases distortion. Figure 53 and Figure 54 illustrate effective output loading and distortion performance. Increasing the resistance of the feedback network can reduce the current consumption, but has other implications.



Figure 53. Gain of 1 Distortion



Figure 54. Gain of 2 Distortion

| Noninverting<br>Gain | R <sub>F</sub> (kΩ) | R <sub>G</sub><br>(kΩ) | R <sub>LOAD</sub> (kΩ) | -3 dB SS BW<br>(MHz) | Peaking<br>(dB) | HD2 at 1 MHz,<br>2 V p-p (dB) | HD3 at 1 MHz,<br>2 V p-p (dB) | Output Noise<br>(nV/√Hz) |
|----------------------|---------------------|------------------------|------------------------|----------------------|-----------------|-------------------------------|-------------------------------|--------------------------|
| TITI                 | 0                   | N/A                    | 1010                   | 120                  | 0.02            | -80                           | -72                           | 16.5                     |
| TOM.                 | 0                   | N/A                    | 2 C                    | 130                  | 0.6             | -84                           | -83                           | 16.5                     |
| 1                    | 0                   | N/A                    | 5                      | 139                  | 1               | -87.5                         | -92.5                         | 16.5                     |
| 2                    | 1                   | 1                      | 1 00                   | 36                   | 0               | -72                           | -60                           | 33.5                     |
| 2 COM                | 2.5                 | 2.5                    | 2.5                    | 44.5                 | 0.2             | -79                           | -72.5                         | 34.4                     |
| 2 0                  | 5                   | 5                      | 5                      | 43                   | 2               | -84                           | -86                           | 36                       |
| ( <del>-1</del> )    | 1                   | 1                      | 1 100                  | 40                   | 0.01            | -68                           | -57                           | 33.6                     |
| -1 CON               | 2.5                 | 2.5                    | 2.5                    | 40                   | 0.05            | -74                           | -68                           | 34                       |
| .1-10 COM-           | 5                   | 5                      | 5                      | 34                   | 1               | -78                           | -80                           | 36                       |

The feedback resistance ( $R_F \mid R_G$ ) combines with the input capacitance to form a pole in the amplifier's loop response. This can cause peaking and ringing in the amplifier's response if the RC time constant is too low. Figure 55 illustrates this effect. Peaking can be reduced by adding a small capacitor (1 pF–4 pF) across the feedback resistor. The best way to find the optimal value of capacitor is to empirically try it in your circuit. Another factor of higher resistance values is the impact it has on noise performance. Higher resistor values generate more noise. Each application is unique and therefore a balance must be reached between distortion, peaking, and noise performance. Table 5 outlines the trade-offs that different loads have on distortion, peaking, and noise performance. In gains of 1, 2, and 10, equivalent loads of 1 k $\Omega$ , 2 k $\Omega$ , and 5 k $\Omega$  are shown.

With increasing load resistance, the distortion and -3 dB bandwidth improve, while the noise and peaking degrade slightly.



Figure 55. Frequency Response for Various Feedback/Load Resistances

## **DISABLE PIN**

The AD8029 disable pin allows the amplifier to be shut down for power conservation or multiplexing applications. When in the disable mode, the amplifier draws only 150  $\mu$ A of quiescent current. The disable pin control voltage is referenced to the negative supply. The amplifier enters power-down mode any time the disable pin is tied to the most negative supply or within 0.8 V of the negative supply. If left open, the amplifier will operate normally. For switching levels, refer to Table 6.

Table 6. Disable Pin Control Voltage

| Disable Pin       |               | <b>Supply Voltag</b> | e                |
|-------------------|---------------|----------------------|------------------|
| Voltage           | +3 V          | +5 V                 | ±5 V             |
| Low<br>(Disabled) | 0 V to <0.8 V | 0 V to <0.8 V        | −5 V to <−4 .2 V |
| High<br>(Enabled) | 1.2 V to 3 V  | 1.2 V to 5 V         | -3.8 V to +5 V   |

# CIRCUIT CONSIDERATIONS PCB Layout

High speed op amps require careful attention to PCB layout to achieve optimum performance. Particular care must be exercised to minimize lead lengths of the bypass capacitors. Excess lead inductance can influence the frequency response and even cause high frequency oscillations. Using a multilayer board with an internal ground plane can help reduce ground noise and enable a more compact layout.

To achieve the shortest possible trace length at the inverting input, the feedback resistor,  $R_{\text{F}}$ , should be located the shortest distance from the output pin to the input pin. The return node of the resistor  $R_{\text{G}}$  should be situated as close as possible to the return node of the negative supply bypass capacitor.

On multilayer boards, all layers beneath the op amp should be cleared of metal to avoid creating parasitic capacitive elements. This is especially true at the summing junction, i.e., the inverting input, –IN. Extra capacitance at the summing junction can cause increased peaking in the frequency response and lower phase margin.

### Grounding

To minimize parasitic inductances and ground loops in high speed, densely populated boards, a ground plane layer is critical. Understanding where the current flows in a circuit is critical in the implementation of high speed circuit design. The length of the current path is directly proportional to the magnitude of the parasitic inductances and thus the high frequency impedance of the path. Fast current changes in an inductive ground return will create unwanted noise and ringing.

The length of the high frequency bypass capacitor pads and traces is critical. A parasitic inductance in the bypass grounding works against the low impedance created by the bypass capacitor. Because load currents flow from supplies as well as from ground, the load should be placed at the same physical location as the bypass capacitor ground. For large values of capacitors, which are intended to be effective at lower frequencies, the current return path length is less critical.

### **Power Supply Bypassing**

Power supply pins are actually inputs to the op amp. Care must be taken to provide the op amp with a clean, low noise dc voltage source.

Power supply bypassing is employed to provide a low impedance path to ground for noise and undesired signals at all frequencies. This cannot be achieved with a single capacitor type; but with a variety of capacitors in parallel the bandwidth of power supply bypassing can be greatly extended. The bypass capacitors have two functions:

- 1. Provide a low impedance path for noise and undesired signals from the supply pins to ground.
- Provide local stored charge for fast switching conditions and minimize the voltage drop at the supply pins during transients. This is typically achieved with large electrolytic capacitors.

Good quality ceramic chip capacitors should be used and always kept as close as possible to the amplifier package. A parallel combination of a 0.1  $\mu F$  ceramic and a 10  $\mu F$  electrolytic covers a wide range of rejection for unwanted noise. The 10  $\mu F$  capacitor is less critical for high frequency bypassing and, in most cases, one per supply line is sufficient. The values of capacitors are circuit-dependant and should be determined by the system's requirements.

## **DESIGN TOOLS AND TECHNICAL SUPPORT**

Analog Devices is committed to the design process by providing technical support and online design tools. ADI offers technical support via free evaluation boards, sample ICs, Spice models, interactive evaluation tools, application notes, phone and email support—all available at www.analog.com.

## **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MS-012AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

Figure 56. 8-Lead Standard Small Outline Package, Narrow Body [SOIC] (R-8)
Dimensions shown in millimeters and (inches)



Figure 57. 6-Lead Plastic Surface-Mount Package [SC70] (KS-6)
Dimensions shown in millimeters



Figure 58. 8-Lead Small Outline Transistor Package [SOT23] (RJ-8)
Dimensions shown in millimeters



COMPLIANT TO JEDEC STANDARDS MS-012AB
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

Figure 59. 14-Lead Standard Small Outline Package [SOIC] (R-14) Dimensions shown in millimeters and (inches)



COMPLIANT TO JEDEC STANDARDS MO-153AB-1

Figure 60. 14-Lead Thin Shrink Small Outline Package [TSSOP] (RU-14)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model           | Minimum Ordering Quantity | Temperature Range | Package Description | Package Option | Branding |
|-----------------|---------------------------|-------------------|---------------------|----------------|----------|
| AD8029AR        | 1 W 100x                  | -40°C to +125°C   | 8-Lead SOIC         | R-8            |          |
| AD8029AR-REEL   | 2,500                     | -40°C to +125°C   | 8-Lead SOIC         | R-8            |          |
| AD8029AR-REEL7  | 1,000                     | -40°C to +125°C   | 8-Lead SOIC         | R-8            |          |
| AD8029AKS-R2    | 250                       | -40°C to +125°C   | 6-Lead SC70         | KS-6           | H6B      |
| AD8029AKS-REEL  | 10,000                    | -40°C to +125°C   | 6-Lead SC70         | KS-6           | H6B      |
| AD8029AKS-REEL7 | 3,000                     | -40°C to +125°C   | 6-Lead SC70         | KS-6           | H6B      |
| AD8030AR        | 1 W 1 100 x 2             | -40°C to +125°C   | 8-Lead SOIC         | R-8            |          |
| AD8030AR-REEL   | 2,500                     | -40°C to +125°C   | 8-Lead SOIC         | R-8            |          |
| AD8030AR-REEL7  | 1,000                     | -40°C to +125°C   | 8-Lead SOIC         | R-8            |          |
| AD8030ARJ-R2    | 250                       | -40°C to +125°C   | 8-Lead SOT23-8      | RJ-8           | H7B      |
| AD8030ARJ-REEL  | 10,000                    | -40°C to +125°C   | 8-Lead SOT23-8      | RJ-8           | H7B      |
| AD8030ARJ-REEL7 | 3,000                     | -40°C to +125°C   | 8-Lead SOT23-8      | RJ-8           | H7B      |
| AD8040AR        | 1.11                      | -40°C to +125°C   | 14-Lead SOIC        | R-14           |          |
| AD8040AR-REEL   | 2500                      | -40°C to +125°C   | 14-Lead SOIC        | R-14           |          |
| AD8040AR-REEL7  | 1000                      | -40°C to +125°C   | 14-Lead SOIC        | R-14           |          |
| AD8040ARU       | J.M.T.                    | -40°C to +125°C   | 14-Lead TSSOP       | RU-14          |          |
| AD8040ARU-REEL  | 2500                      | -40°C to +125°C   | 14-Lead TSSOP       | RU-14          |          |
| AD8040ARU-REEL7 | 1000                      | -40°C to +125°C   | 14-Lead TSSOP       | RU-14          | N        |

## **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw

