# $450 \mu \mathrm{~A}, 5 \mathrm{MHz}$ Rail－to－Rail Op Amp 

## Features

－Gain Bandwidth Product： 5 MHz （typ．）
－Supply Current： $\mathrm{I}_{\mathrm{Q}}=450 \mu \mathrm{~A}$（typ．）
－Supply Voltage： 2.2 V to 5.5 V
－Rail－to－Rail Input／Output
－Extended Temperature Range：$-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
－Available in Single，Dual and Quad Packages
－Single with $\overline{\text { Chip Select }}(\overline{\mathrm{CS}})$（MCP6283）
－Dual with $\overline{\text { Chip Select }}(\overline{\mathrm{CS}})$（MCP6285）

## Applications

－Automotive
－Portable Equipment
－Photodiode Amplifier
－Analog Filters
－Notebooks and PDAs
－Battery－Powered Systems

## Available Tools

－SPICE Macro Model（at www．microchip．com）
－FilterLab ${ }^{\circledR}$ Software（at www．microchip．com）

## Description

The Microchip Technology Inc．MCP6281／2／3／4／5 family of operational amplifiers（op amps）provide wide bandwidth for the current．This family has a 5 MHz Gain Bandwidth Product（GBWP）and a $65^{\circ}$ phase margin．This family also operates from a single supply voltage as low as 2.2 V ，while drawing $450 \mu \mathrm{~A}$（typ．） quiescent current．Additionally，the MCP6281／2／3／4／5 supports rail－to－rail input and output swing，with a common mode input voltage range of $\mathrm{V}_{\mathrm{DD}}+300 \mathrm{mV}$ to $\mathrm{V}_{S S}-300 \mathrm{mV}$ ．This family of operational amplifiers is designed with Microchip＇s advanced CMOS process．
The MCP6285 has a $\overline{\text { Chip Select }}(\overline{\mathrm{CS}})$ input for dual op amps in an 8－pin package．This device is manufactured by cascading the two op amps（the output of op amp A connected to the non－inverting input of op amp B）．The $\overline{\mathrm{CS}}$ input puts the device in Low－power mode．
The MCP6281／2／3／4／5 family operates over the Extended Temperature Range of $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ ．It also has a power supply range of 2.2 V to 5.5 V ．

勝特 力 材 料 886－3－5753170
胜特力电子（上海）86－21－34970699
胜特力电子（深圳）86－755－83298787
Http：／／www． 100 y．com．tw

## Package Types



### 1.0 ELECTRICAL CHARACTERISTICS

Absolute Maximum Ratings $\dagger$<br>$\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$......................................................................7.0V<br>All Inputs and Outputs ................... $\mathrm{V}_{S S}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$<br>Difference Input Voltage .....................................| $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}} \mid$<br>Output Short Circuit Current ................................Continuous<br>Current at Input Pins .................................................. $\pm 2 \mathrm{~mA}$<br>Current at Output and Supply Pins ........................... $\pm 30 \mathrm{~mA}$<br>Storage Temperature<br>$\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$<br>Junction Temperature ( $\mathrm{T}_{\mathrm{J}}$ )<br>$\qquad$<br>ESD Protection On All Pins (HBM;MM) ............... $\geq 4 \mathrm{kV} ; 400 \mathrm{~V}$

$\dagger$ Notice: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

## DC ELECTRICAL SPECIFICATIONS

| Electrical Characteristics: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.2 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}$, $\mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2$ and $\mathrm{V}_{\mathrm{OUT}} \approx \mathrm{V}_{\mathrm{DD}} / 2$. |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameters | Sym | Min | Typ | Max | Units | Conditions |
| Input Offset |  |  |  |  |  |  |
| Input Offset Voltage | $\mathrm{V}_{\mathrm{OS}}$ | -3.0 | - | +3.0 | mV | $\mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\text {SS }}$ (Note 1) |
| Input Offset Voltage (Extended Temperature) | $\mathrm{V}_{\text {OS }}$ | -5.0 | - | +5.0 | mV | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}, \\ & \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{SS}} \text { (Note 1) } \\ & \hline \end{aligned}$ |
| Input Offset Temperature Drift | $\Delta \mathrm{V}_{\mathrm{OS}} / \Delta \mathrm{T}_{\mathrm{A}}$ | - | $\pm 1.7$ | - | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}, \\ & \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{SS}} \text { (Note 1) } \end{aligned}$ |
| Power Supply Rejection Ratio | PSRR | 70 | 90 | - | dB | $\mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\text {SS }}$ (Note 1) |
| Input Bias, Input Offset Current and Impedance |  |  |  |  |  |  |
| Input Bias Current | $\mathrm{I}_{B}$ | - | $\pm 1.0$ | - | pA | Note 2 |
| At Temperature | $\mathrm{I}_{\mathrm{B}}$ | - | 50 | 200 | pA | $\mathrm{T}_{\mathrm{A}}=+85^{\circ} \mathrm{C}$ (Note 2) |
| At Temperature | $\mathrm{I}_{\mathrm{B}}$ | - | 2 | 5 | nA | $\mathrm{T}_{\mathrm{A}}=+125^{\circ} \mathrm{C}$ (Note 2) |
| Input Offset Current | l OS | - | $\pm 1.0$ | - | pA | Note 3 |
| Common Mode Input Impedance | $\mathrm{Z}_{\mathrm{CM}}$ | - | $10^{13} \mid 6$ | - | $\Omega \\| \mathrm{pF}$ | Note 3 |
| Differential Input Impedance | $\mathrm{Z}_{\text {DIFF }}$ | - | $10^{13}\| \| 3$ | - | $\Omega \\| \mathrm{pF}$ | Note 3 |
| Common Mode (Note 4) |  |  |  |  |  |  |
| Common Mode Input Range | $\mathrm{V}_{\text {CMR }}$ | $\mathrm{V}_{\text {SS }}-0.3$ | - | $V_{D D}+0.3$ | V |  |
| Common Mode Rejection Ratio | CMRR | 70 | 85 | - | dB | $\mathrm{V}_{\mathrm{CM}}=-0.3 \mathrm{~V}$ to $2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$ |
| Common Mode Rejection Ratio | CMRR | 65 | 80 | - | dB | $\mathrm{V}_{\mathrm{CM}}=-0.3 \mathrm{~V}$ to $5.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$ |
| Open-Loop Gain |  |  |  |  |  |  |
| DC Open-Loop Gain (Large Signal) | $\mathrm{A}_{\mathrm{OL}}$ | 90 | 110 | - | dB | $\begin{aligned} & \mathrm{V}_{\mathrm{OUT}}=0.2 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{DD}}-0.2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{SS}}(\text { Note } 1) \end{aligned}$ |
| Output |  |  |  |  |  |  |
| Maximum Output Voltage Swing | $\mathrm{V}_{\mathrm{OL}}, \mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{S S}+15$ | - | $\mathrm{V}_{\mathrm{DD}}-15$ | mV |  |
| Output Short Circuit Current | $\mathrm{I}_{\text {SC }}$ | - | $\pm 25$ | - | mA |  |
| Power Supply |  |  |  |  |  |  |
| Supply Voltage | $\mathrm{V}_{\mathrm{DD}}$ | 2.2 | - | 5.5 | V |  |
| Quiescent Current per Amplifier | $\mathrm{I}_{\mathrm{Q}}$ | 300 | 450 | 570 | $\mu \mathrm{A}$ | $\mathrm{l}=0$ |

Note 1: The MCP6285's $\mathrm{V}_{\mathrm{CM}}$ for op amp $B$ (pins $\mathrm{V}_{\text {OUTA }} / \mathrm{V}_{\text {INB }}+$ and $\mathrm{V}_{\text {INB }}{ }^{-}$) is $\mathrm{V}_{\text {SS }}+100 \mathrm{mV}$.
2: The current at the MCP6285's $\mathrm{V}_{\text {INB }}-$ pin is specified by $\mathrm{I}_{\mathrm{B}}$ only.
3: This specification does not apply to the MCP6285's $V_{\text {OUTA }} / V_{\text {INB }}+$ pin.
4: The MCP6285's $\mathrm{V}_{\text {INB }}-$ pin (op amp B) has a common mode range $\left(\mathrm{V}_{\mathrm{CMR}}\right)$ of $\mathrm{V}_{\mathrm{SS}}+100 \mathrm{mV}$ to $\mathrm{V}_{\mathrm{DD}}-100 \mathrm{mV}$. The MCP6285's $\mathrm{V}_{\text {OUTA }} / \mathrm{V}_{\text {INB }}+$ pin (op amp $B$ ) has a voltage range specified by $\mathrm{V}_{\mathrm{OH}}$ and $\mathrm{V}_{\mathrm{OL}}$.

## AC ELECTRICAL SPECIFICATIONS

Electrical Characteristics: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.2 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}$,
$\mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{~V}_{\mathrm{OUT}} \approx \mathrm{V}_{\mathrm{DD}} / 2, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2$ and $\mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}$.

| Parameters | Sym | Min | Typ | Max | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AC Response |  |  |  |  |  |  |
| Gain Bandwidth Product | GBWP | - | 5.0 | - | MHz |  |
| Phase Margin at Unity-Gain | PM | - | 65 | - | 。 |  |
| Slew Rate | SR | - | 2.5 | - | V/us |  |
| Noise |  |  |  |  |  |  |
| Input Noise Voltage | $\mathrm{E}_{\mathrm{ni}}$ | - | 3.5 | - | $\mu \mathrm{V}_{\text {P-P }}$ | $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz |
| Input Noise Voltage Density | $\mathrm{e}_{\mathrm{ni}}$ | - | 16 | - | $\mathrm{nV} / \mathrm{V} \mathrm{Hz}$ | $\mathrm{f}=1 \mathrm{kHz}$ |
| Input Noise Current Density | $\mathrm{i}_{\mathrm{ni}}$ | - | 3 | - | fA/VHz | $\mathrm{f}=1 \mathrm{kHz}$ |

## TEMPERATURE SPECIFICATIONS

Electrical Characteristics: Unless otherwise indicated, $\mathrm{V}_{\mathrm{DD}}=+2.2 \mathrm{~V}$ to +5.5 V and $\mathrm{V}_{\mathrm{SS}}=\mathrm{GND}$.

| Parameters | Sym | Min | Typ | Max | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Temperature Ranges |  |  |  |  |  |  |
| Operating Temperature Range | $\mathrm{T}_{\text {A }}$ | -40 | - | +125 | ${ }^{\circ} \mathrm{C}$ | Note |
| Storage Temperature Range | $\mathrm{T}_{\text {A }}$ | -65 | - | +150 | ${ }^{\circ} \mathrm{C}$ |  |
| Thermal Package Resistances |  |  |  |  |  |  |
| Thermal Resistance, 5L-SOT-23 | $\theta_{\text {JA }}$ | - | 256 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| Thermal Resistance, 6L-SOT-23 | $\theta_{\text {JA }}$ | - | 230 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| Thermal Resistance, 8L-PDIP | $\theta_{\text {JA }}$ | - | 85 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| Thermal Resistance, 8L-SOIC | $\theta_{J A}$ | - | 163 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| Thermal Resistance, 8L-MSOP | $\theta_{\text {JA }}$ | - | 206 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| Thermal Resistance, 14L-PDIP | $\theta_{\mathrm{JA}}$ | - | 70 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| Thermal Resistance, 14L-SOIC | $\theta_{\mathrm{JA}}$ | - | 120 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| Thermal Resistance, 14L-TSSOP | $\theta_{\mathrm{JA}}$ | - | 100 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |

Note: The Junction Temperature $\left(T_{J}\right)$ must not exceed the Absolute Maximum specification of $+150^{\circ} \mathrm{C}$.

## MCP6283/MCP6285 CHIP SELECT (CS) SPECIFICATIONS

Electrical Characteristics: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.2 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}$,
$\mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{~V}_{\mathrm{OUT}} \approx \mathrm{V}_{\mathrm{DD}} / 2, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2$ and $\mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}$.

| Parameters |  | Sym | Min | Typ | Max | Units | Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\overline{C S}}$ Low Specifications |  |  |  |  |  |  |  |
| $\overline{\mathrm{CS}}$ Logic Threshold, Low | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{SS}}$ | - | $0.2 \mathrm{~V}_{\mathrm{DD}}$ | V |  |  |
| $\overline{\mathrm{CS}}$ Input Current, Low | $\mathrm{I}_{\mathrm{CSL}}$ | - | 0.01 | - | $\mu \mathrm{A}$ | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{SS}}$ |  |

$\overline{\mathrm{CS}}$ High Specifications

| $\overline{\mathrm{CS}}$ Logic Threshold, High | $\mathrm{V}_{I H}$ | $0.8 \mathrm{~V}_{\mathrm{DD}}$ | - | $\mathrm{V}_{\mathrm{DD}}$ | V |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :--- |
| $\overline{\mathrm{CS}}$ Input Current, High | $\mathrm{I}_{\mathrm{CSH}}$ | - | 0.7 | 2 | $\mu \mathrm{~A}$ | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{DD}}$ |
| GND Current per Amplifier | $\mathrm{I}_{\mathrm{SS}}$ | - | -0.7 | - | $\mu \mathrm{A}$ | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{DD}}$ |
| Amplifier Output Leakage | - | - | 0.01 | - | $\mu \mathrm{A}$ | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{DD}}$ |

Dynamic Specifications (Note 1)

| $\overline{\mathrm{CS}}$ Low to Valid Amplifier Output, Turn-on Time | $\mathrm{t}_{\mathrm{ON}}$ | - | 4 | 10 | $\mu \mathrm{s}$ | $\begin{aligned} & \overline{\mathrm{CS}} \text { Low } \leq 0.2 \mathrm{~V}_{\mathrm{DD}}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{~V}_{\mathrm{OUT}}=0.9 \mathrm{~V}_{\mathrm{DD}} / 2, \\ & \mathrm{~V}_{\mathrm{DD}}=5.0 \mathrm{~V} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { CS }}$ High to Amplifier Output High-Z | $\mathrm{t}_{\text {OFF }}$ | - | 0.01 | - | $\mu \mathrm{s}$ | $\begin{aligned} & \overline{\mathrm{CS}} \text { High } \geq 0.8 \mathrm{~V}_{\mathrm{DD}}, \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{~V}_{\mathrm{OUT}}=0.1 \mathrm{~V}_{\mathrm{DD}} / 2 \\ & \hline \end{aligned}$ |
| Hysteresis | $\mathrm{V}_{\text {HYST }}$ | - | 0.6 | - | V | $V_{D D}=5 \mathrm{~V}$ |

Note 1: The input condition $\left(V_{\mathbb{I N}}\right)$ specified applies to both op amp A and B of the MCP6285. The dynamic specification is tested at the output of op amp B (V $\mathrm{V}_{\text {оUtB }}$ ).


FIGURE 1-1: Timing Diagram for the
$\overline{\text { Chip Select }}(\overline{C S})$ pin on the MCP6283 and
MCP6285.

### 2.0 TYPICAL PERFORMANCE CURVES

Note: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.
Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.2 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{~V}_{\mathrm{OUT}} \approx \mathrm{V}_{\mathrm{DD}} / 2$, $R_{L}=10 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2$ and $\mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}$.


FIGURE 2-1: Input Offset Voltage.


FIGURE 2-2: Input Bias Current at
$T_{A}=+85^{\circ} \mathrm{C}$.


FIGURE 2-3: Input Offset Voltage vs.
Common Mode Input Voltage at $V_{D D}=2.2 \mathrm{~V}$.


FIGURE 2-4: Input Offset Voltage Drift.


FIGURE 2-5: Input Bias Current at
$T_{A}=+125^{\circ} \mathrm{C}$.


FIGURE 2-6: Input Offset Voltage vs.
Common Mode Input Voltage at $V_{D D}=5.5 \mathrm{~V}$.

## TYPICAL PERFORMANCE CURVES (CONTINUED)

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.2 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{~V}_{\mathrm{OUT}} \approx \mathrm{V}_{\mathrm{DD}} / 2$, $R_{L}=10 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2$ and $\mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}$.


FIGURE 2-7: Input Offset Voltage vs.
Output Voltage.


FIGURE 2-8: CMRR, PSRR vs.
Frequency.


FIGURE 2-9: Input Bias, Offset Currents vs. Common Mode Input Voltage at $T_{A}=+85^{\circ} \mathrm{C}$.


FIGURE 2-10: Input Bias, Input Offset Currents vs. Ambient Temperature.


FIGURE 2-11: $\quad$ CMRR, PSRR vs. Ambient Temperature.


FIGURE 2-12: Input Bias, Offset Currents vs. Common Mode Input Voltage at $T_{A}=+125^{\circ} \mathrm{C}$.

## TYPICAL PERFORMANCE CURVES (CONTINUED)

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.2 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{~V}_{\mathrm{OUT}} \approx \mathrm{V}_{\mathrm{DD}} / 2$, $R_{L}=10 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2$ and $\mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}$.


FIGURE 2-13: Quiescent Current vs.
Power Supply Voltage.


FIGURE 2-14: Open-Loop Gain, Phase vs.
Frequency.


FIGURE 2-15: Maximum Output Voltage Swing vs. Frequency.


FIGURE 2-16: Output Voltage Headroom vs. Output Current Magnitude.


FIGURE 2-17: Gain Bandwidth Product, Phase Margin vs. Ambient Temperature.


FIGURE 2-18: Slew Rate vs. Ambient Temperature.

## TYPICAL PERFORMANCE CURVES (CONTINUED)

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.2 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{~V}_{\mathrm{OUT}} \approx \mathrm{V}_{\mathrm{DD}} / 2$, $R_{L}=10 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2$ and $\mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}$.


FIGURE 2-19: Input Noise Voltage Density vs. Frequency.


FIGURE 2-20: Output Short Circuit Current vs. Power Supply Voltage.


FIGURE 2-21: Quiescent Current vs.
$\overline{\text { Chip Select }} \overline{(C S})$ Voltage at $V_{D D}=2.2 \mathrm{~V}$
(MCP6283 and MCP6285 only).


FIGURE 2-22: Input Noise Voltage Density vs. Common Mode Input Voltage at 1 kHz .


FIGURE 2-23: Channel-to-Channel Separation vs. Frequency (MCP6282 and MCP6284 only).


FIGURE 2-24: Quiescent Current vs. $\overline{\text { Chip Select }}(\overline{C S})$ Voltage at $V_{D D}=5.5 \mathrm{~V}$ (MCP6283 and MCP6285 only).

## TYPICAL PERFORMANCE CURVES (CONTINUED)

Note: Unless otherwise indicated, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.2 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{DD}} / 2, \mathrm{~V}_{\mathrm{OUT}} \approx \mathrm{V}_{\mathrm{DD}} / 2$, $R_{L}=10 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{DD}} / 2$ and $\mathrm{C}_{\mathrm{L}}=60 \mathrm{pF}$.


FIGURE 2-25: Large-Signal, Non-inverting Pulse Response.


FIGURE 2-26:
Small-Signal, Non-inverting
Pulse Response.


FIGURE 2-27: $\quad \overline{C h i p ~ S e l e c t ~(C S) ~ t o ~}$ Amplifier Output Response Time at $V_{D D}=2.2 \mathrm{~V}$ (MCP6283 and MCP6285 only).


FIGURE 2-28: Large-Signal, Inverting Pulse Response.


FIGURE 2-29: Small-Signal, Inverting Pulse Response.


FIGURE 2-30: $\quad \overline{\text { Chip Select }} \overline{C S})$ to Amplifier Output Response Time at $V_{D D}=5.5 \mathrm{~V}$ (MCP6283 and MCP6285 only).

### 3.0 PIN DESCRIPTIONS

Descriptions of the pins are listed in Table 3-1 (single op amps) and Table 3-2 (dual and quad op amps).
TABLE 3-1: PIN FUNCTION TABLE FOR SINGLE OP AMPS

| MCP6281 <br> (PDIP, SOIC, <br> MSOP) | MCP6281 <br> $($ SOT-23-5) | MCP6271R <br> (SOT-23-5) | MCP6283 <br> (PDIP, SOIC, <br> MSOP) | MCP6283 <br> $($ SOT-23-6 $)$ | Symbol | Description |
| :---: | :---: | :---: | :---: | :---: | :--- | :--- |
| 6 | 1 | 1 | 6 | 1 | $\mathrm{~V}_{\text {OUT }}$ | Analog Output |
| 2 | 4 | 4 | 2 | 4 | $\mathrm{~V}_{\mathrm{IN}^{-}}$ | Inverting Input |
| 3 | 3 | 3 | 3 | 3 | $\mathrm{~V}_{\mathrm{IN}^{+}}$ | Non-inverting Input |
| 7 | 5 | 2 | 7 | 6 | $\mathrm{~V}_{\text {DD }}$ | Positive Power Supply |
| 4 | 2 | 5 | 4 | 2 | $\mathrm{~V}_{\text {SS }}$ | Negative Power Supply |
| - | - | - | 8 | 5 | $\overline{\mathrm{CS}}$ | $\overline{\text { Chip Select }}$ |
| $1,5,8$ | - | - | 1,5 | - | NC | No Internal Connection |

## TABLE 3-2: PIN FUNCTION TABLE FOR DUAL AND QUAD OP AMPS

| MCP6282 | MCP6284 | MCP6285 | Symbol | Description |
| :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | - | $\mathrm{V}_{\text {OUTA }}$ | Analog Output (op amp A) |
| 2 | 2 | 2 | $\mathrm{V}_{\text {INA }}{ }^{\text {a }}$ | Inverting Input (op amp A) |
| 3 | 3 | 3 | $\mathrm{V}_{\text {INA }}{ }^{+}$ | Non-inverting Input (op amp A) |
| 8 | 4 | 8 | $V_{\text {DD }}$ | Positive Power Supply |
| 5 | 5 | - | $\mathrm{V}_{\text {INB }}{ }^{+}$ | Non-inverting Input (op amp B) |
| 6 | 6 | 6 | $\mathrm{V}_{\text {INB }}{ }^{-}$ | Inverting Input (op amp B) |
| 7 | 7 | 7 | $\mathrm{V}_{\text {OUTB }}$ | Analog Output (op amp B) |
| - | 8 | - | $\mathrm{V}_{\text {OUTC }}$ | Analog Output (op amp C) |
| - | 9 | - | $\mathrm{V}_{\text {INC }}{ }^{-}$ | Inverting Input (op amp C) |
| - | 10 | - | $\mathrm{V}_{\text {INC }}+$ | Non-inverting Input (op amp C) |
| 4 | 11 | 4 | $\mathrm{V}_{\text {SS }}$ | Negative Power Supply |
| - | 12 | - | $\mathrm{V}_{\text {IND }}{ }^{+}$ | Non-inverting Input (op amp D) |
| - | 13 | - | $\mathrm{V}_{\text {IND }}{ }^{-}$ | Inverting Input (op amp D) |
| - | 14 | - | $\mathrm{V}_{\text {OUTD }}$ | Analog Output (op amp D) |
| - | - | 1 | $\mathrm{V}_{\text {OUTA }} / \mathrm{V}_{\text {INB }}{ }^{+}$ | Analog Output (op amp A)/Non-inverting Input (op amp B) |
| - | - | 5 | $\overline{\mathrm{CS}}$ | $\overline{\text { Chip Select }}$ |

### 3.1 Analog Outputs

The output pins are low-impedance voltage sources.

### 3.2 Analog Inputs

The non-inverting and inverting inputs are highimpedance CMOS inputs with low bias currents.

### 3.3 MCP6285's $\mathrm{V}_{\text {OUTA }} / \mathrm{V}_{\text {INB }}+$ Pin

For the MCP6285 only, the output of op amp A is connected directly to the non-inverting input of op amp B; this is the $\mathrm{V}_{\text {OUTA }} / \mathrm{V}_{\text {INB }}+$ pin. This connection makes it possible to provide a Chip Select pin for duals in 8-pin packages.

## $3.4 \quad \overline{\mathrm{CS}}$ Digital Input

This is a CMOS, Schmitt-triggered input that places the part into a low-power mode of operation.

### 3.5 Power Supply ( $V_{S S}$ and $V_{D D}$ )

The positive power supply $\left(\mathrm{V}_{\mathrm{DD}}\right)$ is 2.2 V to 5.5 V higher than the negative power supply ( $\mathrm{V}_{\mathrm{SS}}$ ). For normal operation, the other pins are between $\mathrm{V}_{\mathrm{SS}}$ and $\mathrm{V}_{\mathrm{DD}}$.
Typically, these parts are used in a single (positive) supply configuration. In this case, $\mathrm{V}_{\mathrm{SS}}$ is connected to ground and $V_{D D}$ is connected to the supply. $V_{D D}$ will need a local bypass capacitor (typically $0.01 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$ ) within 2 mm of the $\mathrm{V}_{\mathrm{DD}}$ pin. These parts need to use a bulk capacitor (within 100 mm ), which can be shared with nearby analog parts.

### 4.0 APPLICATION INFORMATION

The MCP6281/2/3/4/5 family of op amps is manufactured using Microchip's state-of-the-art CMOS process. This family is specifically designed for lowcost, low-power and general purpose applications. The low supply voltage, low quiescent current and wide bandwidth makes the MCP6281/2/3/4/5 ideal for battery-powered applications.

### 4.1 Rail-to-Rail Inputs

The MCP6281/2/3/4/5 op amp is designed to prevent phase reversal when the input pins exceed the supply voltages. Figure $4-1$ shows the input voltage exceeding the supply voltage without any phase reversal.


FIGURE 4-1: The MCP6281/2/3/4/5 Show No Phase Reversal.

The input stage of the MCP6281/2/3/4/5 op amps use two differential CMOS input stages in parallel. One operates at low common mode input voltage ( $\mathrm{V}_{\mathrm{CM}}$ ), while the other operates at high $\mathrm{V}_{\mathrm{CM}}$. With this topology, the device operates with $\mathrm{V}_{\mathrm{CM}}$ up to 0.3 V above $\mathrm{V}_{\mathrm{DD}}$ and 0.3 V below $\mathrm{V}_{\mathrm{SS}}$. The Input Offset Voltage $\left(\mathrm{V}_{\mathrm{OS}}\right)$ is measured at $\mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ to ensure proper operation.
Input voltages that exceed the absolute maximum voltage ( $\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ ) can cause excessive current to flow into or out of the input pins. Current beyond $\pm 2 \mathrm{~mA}$ can cause reliability problems. Applications that exceed this rating must be externally limited with a resistor, as shown in Figure 4-2.


FIGURE 4-2: Input Current Limiting
Resistor ( $R_{I N}$ ).

### 4.2 Rail-to-Rail Output

The output voltage range of the MCP6281/2/3/4/5 op amp is $\mathrm{V}_{\mathrm{DD}}-15 \mathrm{mV}$ (min.) and $\mathrm{V}_{\mathrm{SS}}+15 \mathrm{mV}$ (max.) when $R_{L}=10 \mathrm{k} \Omega$ is connected to $V_{D D} / 2$ and $V_{D D}=5.5 \mathrm{~V}$. Refer to Figure 2-16 for more information.

### 4.3 Capacitive Loads

Driving large capacitive loads can cause stability problems for voltage feedback op amps. As the load capacitance increases, the feedback loop's phase margin decreases and the closed-loop bandwidth is reduced. This produces gain peaking in the frequency response, with overshoot and ringing in the step response. A unity-gain buffer $(G=+1)$ is the most sensitive to capacitive loads, though all gains show the same general behavior.
When driving large capacitive loads with these op amps (e.g., > 100 pF when $\mathrm{G}=+1$ ), a small series resistor at the output ( $R_{\text {ISO }}$ in Figure 4-3) improves the feedback loop's phase margin (stability) by making the output load resistive at higher frequencies. The bandwidth will generally be lower than the bandwidth with no capacitive load.


FIGURE 4-3: Output Resistor, $R_{\text {ISO }}$ stabilizes large capacitive loads.

Figure 4-4 gives recommended $R_{\text {ISO }}$ values for different capacitive loads and gains. The $x$-axis is the normalized load capacitance $\left(C_{L} / G_{N}\right)$, where $G_{N}$ is the circuit's noise gain. For non-inverting gains, $G_{N}$ and the Signal Gain are equal. For inverting gains, $G_{N}$ is $1+\mid$ Signal Gain| (e.g., $-1 \mathrm{~V} / \mathrm{V}$ gives $\mathrm{G}_{\mathrm{N}}=+2 \mathrm{~V} / \mathrm{V}$ ).


FIGURE 4-4: $\quad$ Recommended $R_{\text {ISO }}$ Values for Capacitive Loads.
After selecting $\mathrm{R}_{\text {ISO }}$ for your circuit, double-check the resulting frequency response peaking and step response overshoot. Modify $\mathrm{R}_{\text {Iso's }}$ value until the response is reasonable. Bench evaluation and simulations with the MCP6281/2/3/4/5 SPICE macro model are helpful.

### 4.4 MCP628X $\overline{\text { Chip Select }}(\overline{C S})$

The MCP6283 and MCP6285 are single and dual op amps with Chip Select ( $\overline{\mathrm{CS}}$ ), respectively. When $\overline{\mathrm{CS}}$ is pulled high, the supply current drops to $0.7 \mu \mathrm{~A}$ (typ) and flows through the $\overline{\mathrm{CS}}$ pin to $\mathrm{V}_{\mathrm{SS}}$. When this happens, the amplifier output is put into a high-impedance state. By pulling $\overline{\mathrm{CS}}$ low, the amplifier is enabled. If the $\overline{\mathrm{CS}}$ pin is left floating, the amplifier may not operate properly. Figure $1-1$ shows the output voltage and supply current response to a $\overline{C S}$ pulse.

### 4.5 Cascaded Dual Op Amps (MCP6285)

The MCP6285 is a dual op amp with $\overline{\text { Chip Select ( } \overline{\mathrm{CS}} \text { ). }}$ The Chip Select input is available on what would be the non-inverting input of a standard dual op amp (pin 5). This pin is available because the output of op amp A connects to the non-inverting input of op amp B, as shown in Figure 4-5. The Chip Select input, which can be connected to a microcontroller $1 / O$ line, puts the device in Low-power mode. Refer to Section 4.4 "MCP6283/5 Chip Select (CS)".


FIGURE 4-5: Cascaded Gain Amplifier.
The output of op amp A is loaded by the input impedance of op amp B, which is typically $10^{13} \Omega \| 6 \mathrm{pF}$, as specified in the DC specification table (Refer to Section 4.3 "Capacitive Loads" for further details regarding capacitive loads).
The common mode input range of these op amps is specified in the data sheet as $V_{S S}-300 \mathrm{mV}$ and $V_{D D}+300 \mathrm{mV}$. However, since the output of op amp A is limited to $\mathrm{V}_{\mathrm{OL}}$ and $\mathrm{V}_{\mathrm{OH}}(20 \mathrm{mV}$ from the rails with a $10 \mathrm{k} \Omega$ load), the non-inverting input range of op amp B is limited to the common mode input range of $V_{S S}+20 \mathrm{mV}$ and $\mathrm{V}_{\mathrm{DD}}-20 \mathrm{mV}$.

### 4.6 Supply Bypass

With this family of operational amplifiers, the power supply pin ( $\mathrm{V}_{\mathrm{DD}}$ for single-supply) should have a local bypass capacitor (i.e., $0.01 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$ ) within 2 mm for good, high-frequency performance. It also needs a bulk capacitor (i.e., $1 \mu \mathrm{~F}$ or larger) within 100 mm to provide large, slow currents. This bulk capacitor can be shared with other analog parts.

### 4.7 PCB Surface Leakage

In applications where low input bias current is critical, Printed Circuit Board (PCB) surface-leakage effects need to be considered. Surface leakage is caused by humidity, dust or other contamination on the board. Under low humidity conditions, a typical resistance between nearby traces is $10^{12} \Omega$. A 5 V difference would cause 5 pA of current to flow, which is greater than the MCP6281/2/3/4/5 family's bias current at $25^{\circ} \mathrm{C}(1 \mathrm{pA}$, typ.).
The easiest way to reduce surface leakage is to use a guard ring around sensitive pins (or traces). The guard ring is biased at the same voltage as the sensitive pin. An example of this type of layout is shown in Figure 4-6.


FIGURE 4-6:
Example Guard Ring Layout
for Inverting Gain.

1. For Inverting Gain and Transimpedance Amplifiers (convert current to voltage, such as photo detectors):
a. Connect the guard ring to the non-inverting input pin $\left(\mathrm{V}_{\mathbb{N}^{+}}\right)$. This biases the guard ring to the same reference voltage as the op amp (e.g., $\mathrm{V}_{\mathrm{DD}} / 2$ or ground).
b. Connect the inverting pin $\left(\mathrm{V}_{\mathbb{N}^{-}}\right)$to the input with a wire that does not touch the PCB surface.
2. Non-inverting Gain and Unity-Gain Buffer:
a. Connect the non-inverting pin $\left(\mathrm{V}_{1 \mathbb{N}^{+}}\right)$to the input with a wire that does not touch the PCB surface.
b. Connect the guard ring to the inverting input pin $\left(V_{\mathbb{I N}^{-}}\right)$. This biases the guard ring to the common mode input voltage.

### 4.8 Application Circuits

### 4.8.1 SALLEN-KEY HIGH-PASS FILTER

The MCP6281/2/3/4/5 op amps can be used in activefilter applications. Figure 4-7 shows a second-order Sallen-Key high-pass filter with a gain of 1 . The output bias voltage is set by the $\mathrm{V}_{\mathrm{DD}} / 2$ reference, which can be changed to any voltage within the output voltage range.


FIGURE 4-7: Sallen-Key High-Pass Filter.
This filter, and others, can be designed using Microchip's FilterLab ${ }^{\circledR}$ software, which is available on our web site (www.microchip.com).

### 4.8.2 INVERTING MILLER INTEGRATOR

Analog integrators are used in filters, control loops and measurement circuits. Figure 4-8 shows the most common implementation, the inverting Miller integrator. The non-inverting input is at $\mathrm{V}_{D D} / 2$ so that the op amp properly biases up. The switch (SW) is used to zero the output in some applications. Other applications use a feedback loop to keep the output within its linear range of operation.


FIGURE 4-8: Miller Integrator.

### 4.8.3 CASCADED OP AMP APPLICATIONS

The MCP6285 provides the flexibility of Low-power mode for dual op amps in an 8 -pin package. The MCP6285 eliminates the added cost and space in battery-powered applications by using two single op amps with Chip Select lines or a 10-pin device with one $\overline{\text { Chip Select }}$ line for both op amps. Since the two op amps are internally cascaded, this device cannot be used in circuits that require active or passive elements between the two op amps. However, there are several applications where this op amp configuration with Chip Select line becomes suitable. The circuits below show possible applications for this device.

### 4.8.3.1 Load Isolation

With the cascaded op amp configuration, op amp B can be used to isolate the load from op amp A. In applications where op amp A is driving capacitive or low resistance loads in the feedback loop (such as an integrator circuit or filter circuit), the op amp may not have sufficient source current to drive the load. In this case, op amp B can be used as a buffer.


FIGURE 4-9: Isolating the Load with a
Buffer.

### 4.8.3.2 Cascaded Gain

Figure 4-10 shows a cascaded gain circuit configuration with Chip Select. Op amps A and B are configured in a non-inverting amplifier configuration. In this configuration, it is important to note that the input offset voltage of op amp $A$ is amplified by the gain of op amp A and B, as shown below:

$$
V_{\text {OUT }}=V_{I N} G_{A} G_{B}+V_{O S A} G_{A} G_{B}+V_{O S B} G_{B}
$$

Where:

$$
\begin{aligned}
\mathrm{G}_{A} & =o p \text { amp } A \text { gain } \\
\mathrm{G}_{B} & =o p \text { amp } B \text { gain } \\
V_{O S A} & =o p \text { amp } A \text { input offset voltage } \\
V_{O S B} & =o p \text { amp B input offset voltage }
\end{aligned}
$$

Therefore, it is recommended to set most of the gain with op amp A and use op amp B with relatively small gain (e.g., a unity-gain buffer).


FIGURE 4-10: Cascaded Gain Circuit Configuration.

### 4.8.3.3 Difference Amplifier

Figure 4-11 shows op amp A configured as a difference amplifier with Chip Select. In this configuration, it is recommended to use well-matched resistors (e.g., $0.1 \%$ ) to increase the Common Mode Rejection Ratio (CMRR). Op amp B can be used to provide additional gain and isolate the load from the difference amplifier.


FIGURE 4-11: Difference Amplifier Circuit.

### 4.8.3.4 Buffered Non-inverting Integrator

Figure 4-12 shows a lossy non-inverting integrator that is buffered and has a Chip Select input. Op amp A is configured as a non-inverting integrator. In this configuration, matching the impedance at each input is recommended. $R_{F}$ is used to provide a feedback loop at frequencies $\ll 1 /\left(2 \pi R_{1} C_{1}\right)$ and makes this a lossy integrator (it has a finite gain at DC). Op amp B is used to isolate the load from the integrator.


FIGURE 4-12: Buffered Non-inverting Integrator with Chip Select.

### 4.8.3.5 Inverting Integrator with Active Compensation and Chip Select

Figure 4-13 uses an active compensator (op amp B) to compensate for the non-ideal op amp characteristics introduced at higher frequencies. This circuit uses op amp $B$ as a unity-gain buffer to isolate the integration capacitor $\mathrm{C}_{1}$ from op amp A and drives the capacitor with low-impedance source. Since both op amps are matched very well, they provide a higher quality integrator.


FIGURE 4-13: Integrator Circuit with Active Compensation.

### 4.8.3.6 <br> Second-Order MFB Low-Pass Filter with an Extra Pole-Zero Pair

Figure $4-14$ is a second-order multiple feedback lowpass filter with Chip Select. Use the FilterLab ${ }^{\circledR}$ software from Microchip to determine the $R$ and $C$ values for the op amp A's second-order filter. Op amp B can be used to add a pole-zero pair using $\mathrm{C}_{3}, \mathrm{R}_{6}$ and $\mathrm{R}_{7}$.


FIGURE 4-14: Second-Order Multiple Feedback Low-Pass Filter with an Extra Pole-Zero Pair.

### 4.8.3.7 Second-Order Sallen-Key Low-Pass Filter with an Extra Pole-Zero Pair

Figure 4-15 is a second-order Sallen-Key low-pass filter with Chip Select. Use the FilterLab ${ }^{\circledR}$ software from Microchip to determine the $R$ and $C$ values for the op amp A's second-order filter. Op amp B can be used to add a pole-zero pair using $C_{3}, R_{5}$ and $R_{6}$.


FIGURE 4-15: Second-Order Sallen-Key Low-Pass Filter with an Extra Pole-Zero Pair and Chip Select.

### 4.8.3.8 Capacitorless Second-Order <br> Low-Pass filter with Chip Select

The low-pass filter shown in Figure 4-16 does not require external capacitors and uses only three external resistors; the op amp's GBWP sets the corner frequency. $R_{1}$ and $R_{2}$ are used to set the circuit gain and $R_{3}$ is used to set the $Q$. To avoid gain peaking in the frequency response, $Q$ needs to be low (lower values need to be selected for $R_{3}$ ). Note that the amplifier bandwidth varies greatly over temperature and process. However, this configuration provides a lowcost solution for applications with high bandwidth requirements.


FIGURE 4-16: Capacitorless Second-Order Low-Pass Filter with Chip Select.

### 5.0 DESIGN TOOLS

Microchip provides the basic design tools needed for the MCP6281/2/3/4/5 family of op amps.

### 5.1 SPICE Macro Model

The latest SPICE macro model for the MCP6281/2/3/4/5 op amps is available on our web site at www.microchip.com. This model is intended to be an initial design tool that works well in the op amp's linear region of operation at room temperature. See the macro model file for information on its capabilities.
Bench testing is a very important part of any design and cannot be replaced with simulations. Also, simulation results using this macro model need to be validated by comparing them to the data sheet specifications and characteristic curves.

### 5.2 FilterLab ${ }^{\circledR}$ Software

Microchip's FilterLab software is an innovative tool that simplifies analog active-filter (using op amps) design. Available at no cost from our web site at www.microchip.com, the FilterLab design tool provides full schematic diagrams of the filter circuit with component values. It also outputs the filter circuit in SPICE format, which can be used with the macro model to simulate actual filter performance.

### 6.0 PACKAGING INFORMATION

### 6.1 Package Marking Information

5-Lead SOT-23 (MCP6281 and MCP6281R)


| Device | Code |
| :--- | :---: |
| MCP6281 | CHNN |
| MCP6281R | EUNN |

Note: Applies to 5-Lead SOT-23.

Example:


Example:


Example:


Example:


Example:


| Legend: | XX...X | Customer specific information* |
| :--- | :--- | :--- |
|  | YY | Year code (last 2 digits of calendar year) |
|  | WW | Week code (week of January 1 is week '01') |
|  | NNN | Alphanumeric traceability code |

Note: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line thus limiting the number of available characters for customer specific information.

* Standard marking consists of Microchip part number, year code, week code, traceability code (facility code, mask rev\#, and assembly code). For marking beyond this, certain price adders apply. Please check with your Microchip Sales Office.

Package Marking Information (Continued)


Example:


Example:


## 5-Lead Plastic Small Outline Transistor (OT) (SOT-23)



| Units |  | INCHES* |  |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n | 5 |  |  | 5 |  |  |
| Pitch | p |  | . 038 |  |  | 0.95 |  |
| Outside lead pitch (basic) | p1 |  | . 075 | \% |  | 1.90 |  |
| Overall Height | A | . 035 | . 046 | . 057 | 0.90 | 1.18 | 1.45 |
| Molded Package Thickness | A2 | . 035 | . 043 | . 051 | 0.90 | 1.10 | 1.30 |
| Standoff | A1 | . 000 | . 003 | . 006 | 0.00 | 0.08 | 0.15 |
| Overall Width | E | . 102 | . 110 | . 118 | 2.60 | 2.80 | 3.00 |
| Molded Package Width | E1 | . 059 | . 064 | . 069 | 1.50 | 1.63 | 1.75 |
| Overall Length | D | . 110 | . 116 | . 122 | 2.80 | 2.95 | 3.10 |
| Foot Length | L | . 014 | . 018 | . 022 | 0.35 | 0.45 | 0.55 |
| Foot Angle | $\phi$ | 0 | 5 | 10 | 0 | 5 | 10 |
| Lead Thickness | c | . 004 | . 006 | . 008 | 0.09 | 0.15 | 0.20 |
| Lead Width | B | . 014 | . 017 | . 020 | 0.35 | 0.43 | 0.50 |
| Mold Draft Angle Top | $\alpha$ | 0 | 5 | 10 | 0 | 5 | 10 |
| Mold Draft Angle Bottom | $\beta$ | 0 | 5 | 10 | 0 | 5 | 10 |

*Controlling Parameter
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed $.005^{\prime \prime}(0.127 \mathrm{~mm})$ per side.

EIAJ Equivalent: SC-74A
Drawing No. C04-091

## 6-Lead Plastic Small Outline Transistor (CH) (SOT-23)



| Units |  | INCHES* |  |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension | imits | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n | 6 |  |  | 6 |  |  |
| Pitch | p |  | . 038 |  |  | 0.95 |  |
| Outside lead pitch (basic) | p1 |  | . 075 | 120 |  | 1.90 | , |
| Overall Height | A | . 035 | . 046 | . 057 | 0.90 | 1.18 | 1.45 |
| Molded Package Thickness | A2 | . 035 | . 043 | . 051 | 0.90 | 1.10 | 1.30 |
| Standoff | A1 | . 000 | . 003 | . 006 | 0.00 | 0.08 | 0.15 |
| Overall Width | E | . 102 | . 110 | . 118 | 2.60 | 2.80 | 3.00 |
| Molded Package Width | E1 | . 059 | . 064 | . 069 | 1.50 | 1.63 | 1.75 |
| Overall Length | D | . 110 | . 116 | . 122 | 2.80 | 2.95 | 3.10 |
| Foot Length | L | . 014 | . 018 | . 022 | 0.35 | 0.45 | 0.55 |
| Foot Angle | $\phi$ | 0 | 5 | 10 | 0 | 5 | 10 |
| Lead Thickness | c | . 004 | . 006 | . 008 | 0.09 | 0.15 | 0.20 |
| Lead Width | B | . 014 | . 017 | . 020 | 0.35 | 0.43 | 0.50 |
| Mold Draft Angle Top | $\alpha$ | 0 | 5 | 10 | 0 | 5 | 10 |
| Mold Draft Angle Bottom | $\beta$ | 0 | 5 | 10 | 0 | 5 | 10 |

*Controlling Parameter
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed $.005^{\prime \prime}(0.127 \mathrm{~mm})$ per side.

JEITA (formerly EIAJ) equivalent: SC-74A
Drawing No. C04-120

## 8-Lead Plastic Micro Small Outline Package (MS) (MSOP)



| Units |  | INCHES |  |  | MILLIMETERS* |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n |  | 8 |  |  | 8 |  |
| Pitch | p | . 026 BSC |  |  | 0.65 BSC |  |  |
| Overall Height | A | - | - | . 043 | - | - | 1.10 |
| Molded Package Thickness | A2 | . 030 | . 033 | . 037 | 0.75 | 0.85 | 0.95 |
| Standoff | A1 | . 000 | - | . 006 | 0.00 | - | 0.15 |
| Overall Width | E | . 193 TYP. |  |  | 4.90 BSC |  |  |
| Molded Package Width | E1 | .118 BSC |  |  | 3.00 BSC |  |  |
| Overall Length | D | .118 BSC |  |  | 3.00 BSC |  |  |
| Foot Length | L | . 016 | . 024 | . 031 | 0.40 | 0.60 | 0.80 |
| Footprint (Reference) | F | . 037 REF |  |  | 0.95 REF |  |  |
| Foot Angle | $\phi$ | $0^{\circ}$ | - | $8^{\circ}$ | $0^{\circ}$ | - | $8^{\circ}$ |
| Lead Thickness | c | . 003 | . 006 | . 009 | 0.08 | - | 0.23 |
| Lead Width | B | . 009 | . 012 | . 016 | 0.22 | - | 0.40 |
| Mold Draft Angle Top | $\alpha$ | $5^{5}$ | - | $15^{\circ}$ | $5^{\circ}$ | - | $15^{\circ}$ |
| Mold Draft Angle Bottom | $\beta$ | $5^{5^{\circ}}$ | 三 | $15^{\circ}$ | $5^{\circ}$ | - | $15^{\circ}$ |

*Controlling Parameter
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side.
JEDEC Equivalent: MO-187
Drawing No. C04-111

## 8-Lead Plastic Dual In-line (P) - 300 mil (PDIP)



| Units |  | INCHES* |  |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n |  | 8 |  |  | 8 |  |
| Pitch | p |  | . 100 |  |  | 2.54 |  |
| Top to Seating Plane | A | . 140 | . 155 | . 170 | 3.56 | 3.94 | 4.32 |
| Molded Package Thickness | A2 | . 115 | . 130 | . 145 | 2.92 | 3.30 | 3.68 |
| Base to Seating Plane | A1 | . 015 |  |  | 0.38 |  |  |
| Shoulder to Shoulder Width | E | . 300 | . 313 | . 325 | 7.62 | 7.94 | 8.26 |
| Molded Package Width | E1 | . 240 | . 250 | . 260 | 6.10 | 6.35 | 6.60 |
| Overall Length | D | . 360 | . 373 | . 385 | 9.14 | 9.46 | 9.78 |
| Tip to Seating Plane | L | . 125 | . 130 | . 135 | 3.18 | 3.30 | 3.43 |
| Lead Thickness | c | . 008 | . 012 | . 015 | 0.20 | 0.29 | 0.38 |
| Upper Lead Width | B1 | . 045 | . 058 | . 070 | 1.14 | 1.46 | 1.78 |
| Lower Lead Width | B | . 014 | . 018 | . 022 | 0.36 | 0.46 | 0.56 |
| Overall Row Spacing § | eB | . 310 | . 370 | . 430 | 7.87 | 9.40 | 10.92 |
| Mold Draft Angle Top | $\alpha$ | 5 | 10 | 15 | 5 | 10 | 15 |
| Mold Draft Angle Bottom | $\beta$ | 5 | 10 | 15 | 5 | 10 | 15 |

* Controlling Parameter
§ Significant Characteristic
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
.010 " ( 0.254 mm ) per side.
JEDEC Equivalent: MS-001
Drawing No. C04-018


## 8-Lead Plastic Small Outline (SN) - Narrow, 150 mil (SOIC)



| Units |  | INCHES* |  |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension Limits |  | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n |  | 8 |  |  | 8 |  |
| Pitch | p |  | . 050 |  |  | 1.27 |  |
| Overall Height | A | . 053 | . 061 | . 069 | 1.35 | 1.55 | 1.75 |
| Molded Package Thickness | A2 | . 052 | . 056 | . 061 | 1.32 | 1.42 | 1.55 |
| Standoff § | A1 | . 004 | . 007 | . 010 | 0.10 | 0.18 | 0.25 |
| Overall Width | E | . 228 | . 237 | . 244 | 5.79 | 6.02 | 6.20 |
| Molded Package Width | E1 | . 146 | . 154 | . 157 | 3.71 | 3.91 | 3.99 |
| Overall Length | D | . 189 | . 193 | . 197 | 4.80 | 4.90 | 5.00 |
| Chamfer Distance | h | . 010 | . 015 | . 020 | 0.25 | 0.38 | 0.51 |
| Foot Length | L | . 019 | . 025 | . 030 | 0.48 | 0.62 | 0.76 |
| Foot Angle | $\phi$ | 0 | 4 | 8 | 0 | 4 | 8 |
| Lead Thickness | c | . 008 | . 009 | . 010 | 0.20 | 0.23 | 0.25 |
| Lead Width | B | . 013 | . 017 | . 020 | 0.33 | 0.42 | 0.51 |
| Mold Draft Angle Top | $\alpha$ | 0 | 12 | 15 | 0 | 12 | 15 |
| Mold Draft Angle Bottom | $\beta$ | 0 | 12 | 15 | 0 | 12 | 15 |

* Controlling Parameter
§ Significant Characteristic
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
$.010^{\prime \prime}(0.254 \mathrm{~mm})$ per side.
JEDEC Equivalent: MS-012
Drawing No. C04-057


## 14-Lead Plastic Dual In-line (P) - 300 mil (PDIP)



| Units |  | INCHES* |  |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n |  | 14 |  |  | 14 |  |
| Pitch | p |  | . 100 |  |  | 2.54 |  |
| Top to Seating Plane | A | . 140 | . 155 | . 170 | 3.56 | 3.94 | 4.32 |
| Molded Package Thickness | A2 | . 115 | . 130 | . 145 | 2.92 | 3.30 | 3.68 |
| Base to Seating Plane | A1 | . 015 |  |  | 0.38 |  |  |
| Shoulder to Shoulder Width | E | . 300 | . 313 | . 325 | 7.62 | 7.94 | 8.26 |
| Molded Package Width | E1 | . 240 | . 250 | . 260 | 6.10 | 6.35 | 6.60 |
| Overall Length | D | . 740 | . 750 | . 760 | 18.80 | 19.05 | 19.30 |
| Tip to Seating Plane | L | . 125 | . 130 | . 135 | 3.18 | 3.30 | 3.43 |
| Lead Thickness | c | . 008 | . 012 | . 015 | 0.20 | 0.29 | 0.38 |
| Upper Lead Width | B1 | . 045 | . 058 | . 070 | 1.14 | 1.46 | 1.78 |
| Lower Lead Width | B | . 014 | . 018 | . 022 | 0.36 | 0.46 | 0.56 |
| Overall Row Spacing § | eB | . 310 | . 370 | 430 | 7.87 | 9.40 | 10.92 |
| Mold Draft Angle Top | $\alpha$ | 5 | 10 | 15 | 5 | 10 | 15 |
| Mold Draft Angle Bottom | $\beta$ | 5 | 10 | 15 | 5 | 10 | 15 |

* Controlling Parameter
§ Significant Characteristic
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
$.010^{\prime \prime}(0.254 \mathrm{~mm})$ per side.
JEDEC Equivalent: MS-001
Drawing No. C04-005


## 14-Lead Plastic Small Outline (SL) - Narrow, 150 mil (SOIC)



| $\begin{array}{r} \text { Units } \\ \hline \text { Dimension Limits } \end{array}$ |  | INCHES* |  |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n |  | 14 |  |  | 14 |  |
| Pitch | p |  | . 050 |  |  | 1.27 |  |
| Overall Height | A | . 053 | . 061 | . 069 | 1.35 | 1.55 | 1.75 |
| Molded Package Thickness | A2 | . 052 | . 056 | . 061 | 1.32 | 1.42 | 1.55 |
| Standoff § | A1 | . 004 | . 007 | . 010 | 0.10 | 0.18 | 0.25 |
| Overall Width | E | . 228 | . 236 | . 244 | 5.79 | 5.99 | 6.20 |
| Molded Package Width | E1 | . 150 | . 154 | . 157 | 3.81 | 3.90 | 3.99 |
| Overall Length | D | . 337 | . 342 | . 347 | 8.56 | 8.69 | 8.81 |
| Chamfer Distance | h | . 010 | . 015 | . 020 | 0.25 | 0.38 | 0.51 |
| Foot Length | L | . 016 | . 033 | . 050 | 0.41 | 0.84 | 1.27 |
| Foot Angle | $\phi$ | 0 | 4 | 8 | 0 | 4 | 8 |
| Lead Thickness | c | . 008 | . 009 | . 010 | 0.20 | 0.23 | 0.25 |
| Lead Width | B | . 014 | . 017 | . 020 | 0.36 | 0.42 | 0.51 |
| Mold Draft Angle Top | $\alpha$ | 0 | 12 | 15 | 0 | 12 | 15 |
| Mold Draft Angle Bottom | $\beta$ | 0 | 12 | 15 | 0 | 12 | 15 |
| * Controlling Parameter <br> § Significant Characteristic |  |  |  |  |  |  |  |

§ Significant Characteristic
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
010 " ( 0.254 mm ) per side.
JEDEC Equivalent: MS-012
Drawing No. C04-065

## 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm (TSSOP)



| Units |  | INCHES |  |  | MILLIMETERS* |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dim | mits | MIN | NOM | MAX | MIN | NOM | MAX |
| Number of Pins | n |  | 14 |  |  | 14 |  |
| Pitch | p |  | . 026 |  |  | 0.65 |  |
| Overall Height | A |  |  | . 043 |  |  | 1.10 |
| Molded Package Thickness | A2 | . 033 | . 035 | . 037 | 0.85 | 0.90 | 0.95 |
| Standoff § | A1 | . 002 | . 004 | . 006 | 0.05 | 0.10 | 0.15 |
| Overall Width | E | . 246 | . 251 | . 256 | 6.25 | 6.38 | 6.50 |
| Molded Package Width | E1 | . 169 | . 173 | . 177 | 4.30 | 4.40 | 4.50 |
| Molded Package Length | D | . 193 | . 197 | . 201 | 4.90 | 5.00 | 5.10 |
| Foot Length | L | . 020 | . 024 | . 028 | 0.50 | 0.60 | 0.70 |
| Foot Angle | $\phi$ | 0 | 4 | 8 | 0 | 4 | 8 |
| Lead Thickness | c | . 004 | . 006 | . 008 | 0.09 | 0.15 | 0.20 |
| Lead Width | B1 | . 007 | . 010 | . 012 | 0.19 | 0.25 | 0.30 |
| Mold Draft Angle Top | $\alpha$ | 0 | 5 | 10 | 0 | 5 | 10 |
| Mold Draft Angle Bottom | $\beta$ | 0 | 5 | 10 | 0 | 5 | 10 |

* Controlling Parameter
§ Significant Characteristic
Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed
. 005 " ( 0.127 mm ) per side.
JEDEC Equivalent: MO-153
Drawing No. C04-087


## APPENDIX A: REVISION HISTORY

## Revision A (June 2003)

Original data sheet release.

## Revision B (October 2003)

Revision C (June 2004)

## Revision D (December 2004)

The following is the list of modifications:

1. Added SOT-23-5 packages for the MCP6281 and MCP6281R single op amps.
2. Added SOT-23-6 package for the MCP6283 single op amp.
3. Added Section 3.0 "Pin Descriptions".
4. Corrected application circuits
(Section 4.8 "Application Circuits").
5. Added SOT-23-5 and SOT-23-6 packages and corrected package marking information (Section 6.0 "Packaging Information").
6. Added Appendix A: Revision History.

MCP6281/2/3/4/5

NOTES:

## PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.


## Sales and Support

## Data Sheets

Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:

1. Your local Microchip sales office
2. The Microchip Worldwide Site (www.microchip.com)

Please specify which device, revision of silicon and Data Sheet (include Literature \#) you are using.
Customer Notification System
Register on our web site (www.microchip.com) to receive the most current information on our products.

MCP6281/2/3/4/5

NOTES:

## Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

## Trademarks

The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KeELoQ, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, PowerSmart, rfPIC, and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AmpLab, FilterLab, Migratable Memory, MXDEV, MXLAB, PICMASTER, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.
Analog-for-the-Digital Age, Application Maestro, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, MPASM, MPLIB, MPLINK, MPSIM, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, rfLAB, rfPICDEM, Select Mode, Smart Serial, SmartTel and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.
SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.
All other trademarks mentioned herein are property of their respective companies.
© 2004, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

[^0]
## Worldwide Sales and Service

## AMERICAS

## Corporate Office

2355 West Chandler Blvd．
Chandler，AZ 85224－6199
Tel：480－792－7200
Fax：480－792－7277
Technical Support：
http：／／support．microchip．com
Web Address：
www．microchip．com

## Atlanta

Alpharetta，GA
Tel：770－640－0034
Fax：770－640－0307

## Boston

Westford，MA
Tel：978－692－3848
Fax：978－692－3821

## Chicago

Itasca，IL
Tel：630－285－0071
Fax：630－285－0075

## Dallas

Addison，TX
Tel：972－818－7423
Fax：972－818－2924

## Detroit

Farmington Hills，MI
Tel：248－538－2250
Fax：248－538－2260

## Kokomo

Kokomo，IN
Tel：765－864－8360
Fax：765－864－8387
Los Angeles
Mission Viejo，CA
Tel：949－462－9523
Fax：949－462－9608
San Jose
Mountain View，CA
Tel：650－215－1444
Fax：650－961－0286

## Toronto

Mississauga，Ontario，
Canada
Tel：905－673－0699
Fax：905－673－6509

## ASIA／PACIFIC

Australia－Sydney
Tel：61－2－9868－6733
Fax：61－2－9868－6755
China－Beijing
Tel：86－10－8528－2100
Fax：86－10－8528－2104
China－Chengdu
Tel：86－28－8676－6200
Fax：86－28－8676－6599
China－Fuzhou
Tel：86－591－8750－3506
Fax：86－591－8750－3521
China－Hong Kong SAR
Tel：852－2401－1200
Fax：852－2401－3431
China－Shanghai
Tel：86－21－5407－5533
Fax：86－21－5407－5066
China－Shenyang
Tel：86－24－2334－2829
Fax：86－24－2334－2393
China－Shenzhen
Tel：86－755－8203－2660
Fax：86－755－8203－1760
China－Shunde
Tel：86－757－2839－5507
Fax：86－757－2839－5571
China－Qingdao
Tel：86－532－502－7355
Fax：86－532－502－7205

> 勝 特 力 材 料 886-3-5753170胜特力电子(上海) $86^{-21-34970699}$胜特力电子(深圳) $86^{-755}-83298787$
> Http://www. 100 y. com. tw

## EUROPE

## Austria－Weis

Tel：43－7242－2244－399
Fax：43－7242－2244－393
Denmark－Ballerup
Tel：45－4450－2828
Fax：45－4485－2829
France－Massy
Tel：33－1－69－53－63－20
Fax：33－1－69－30－90－79
Germany－Ismaning
Tel：49－89－627－144－0
Fax：49－89－627－144－44
Italy－Milan
Tel：39－0331－742611
Fax：39－0331－466781
Netherlands－Drunen
Tel：31－416－690399
Fax：31－416－690340
England－Berkshire
Tel：44－118－921－5869
Fax：44－118－921－5820


[^0]:    Microchip received ISO/TS-16949:2002 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona and Mountain View, California in October 2003. The Company's quality system processes and procedures are for its PICmicro ${ }^{8}$-bit MCUs, KEELOQ ${ }^{\circ}$ code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

