www.ti.com 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw SNOS726D - JUNE 2000 - REVISED MARCH 2013 # LM6142/LM6144 17 MHz Rail-to-Rail Input-Output Operational Amplifiers Check for Samples: LM6142, LM6144 #### **FEATURES** At $V_S = 5V$ . Typ Unless Noted. - Rail-to-rail Input CMVR -0.25V to 5.25V - Rail-to-Rail Output Swing 0.005V to 4.995V - Wide Gain-Bandwidth: 17MHz at 50kHz (typ) - Slew Rate: - Small Signal, 5V/µs - Large Signal, 30V/μs - Low Supply Current 650µA/Amplifier - Wide Supply Range 1.8V to 24V - CMRR 107dB - Gain 108dB with $R_1 = 10k$ - PSRR 87dB #### **APPLICATIONS** - Battery Operated Instrumentation - Depth Sounders/Fish Finders - Barcode Scanners - Wireless Communications - Rail-to-Rail in-out Instrumentation Amps #### **Connection Diagrams** Figure 1. 8-Pin CDIP Top View #### DESCRIPTION Using patent pending new circuit topologies, the LM6142/LM6144 provides new levels of performance in applications where low voltage supplies or power limitations previously made compromise necessary. Operating on supplies of 1.8V to over 24V, the LM6142/LM6144 is an excellent choice for battery operated systems, portable instrumentation and others. The greater than rail-to-rail input voltage range eliminates concern over exceeding the common-mode voltage range. The rail-to-rail output swing provides the maximum possible dynamic range at the output. This is particularly important when operating on low supply voltages. High gain-bandwidth with 650µA/Amplifier supply current opens new battery powered applications where previous higher power consumption reduced battery life to unacceptable levels. The ability to drive large capacitive loads without oscillating functionally removes this common problem. Figure 2. 8-Pin PDIP/SOIC Top View Figure 3. 14-Pin PDIP/SOIC Top View Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. Absolute Maximum Ratings (1)(2) | ESD Tolerance <sup>(3)</sup> | 2500V | |---------------------------------------------------|------------------------------| | Differential Input Voltage | 15V | | Voltage at Input/Output Pin | $(V^+) + 0.3V, (V^-) - 0.3V$ | | Supply Voltage (V <sup>+</sup> - V <sup>-</sup> ) | 35V | | Current at Input Pin | ±10mA | | Current at Output Pin <sup>(4)</sup> | ±25mA | | Current at Power Supply Pin | 50mA | | Lead Temperature (soldering, 10 sec) | 260°C | | Storage Temp. Range | −65°C to +150°C | | Junction Temperature <sup>(5)</sup> | 150°C | | | | - (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics. - (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications. - (3) Human body model, 1.5kΩ in series with 100pF. - (4) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C. - (5) The maximum power dissipation is a function of T<sub>J(MAX)</sub>, θ<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is P<sub>D</sub> = (T<sub>J(MAX)</sub> T<sub>A</sub>)/θ<sub>JA</sub>. All numbers apply for packages soldered directly into a PC board. # Operating Ratings<sup>(1)</sup> | Supply Voltage | | 1.8V ≤ V <sup>+</sup> ≤ 24V | |---------------------------------------|--------------------------|--------------------------------| | Temperature Range LM6142, LM6144 | CONT. | -40°C ≤ T <sub>A</sub> ≤ +85°C | | Thermal Resistance (θ <sub>JA</sub> ) | P Package, 8-Pin PDIP | 115°C/W | | WWW.100Y.CO.TTW | D Package, 8-Pin SOIC | 193°C/W | | MMM.10° ON.COM. | NFF Package, 14-Pin PDIP | 81°C/W | | M. TOO TO COM! | D Package, 14-Pin SOIC | 126°C/W | <sup>(1)</sup> Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics. #### 5.0V DC Electrical Characteristics<sup>(1)</sup> Unless otherwise specified, all limits guaranteed for $T_A = 25^{\circ}C$ , $V^+ = 5.0V$ , $V^- = 0V$ , $V_{CM} = V_O = V^+/2$ and $R_L > 1$ M $\Omega$ to $V^+/2$ . **Boldface limits** apply at the temperature extremes. | Symbol | Parameter | Conditions | Typ <sup>(2)</sup> | LM6144AI<br>LM6142AI<br>Limit <sup>(3)</sup> | LM6144BI<br>LM6142BI<br>Limit <sup>(3)</sup> | Units | |-------------------|---------------------------------------|---------------------------|--------------------|----------------------------------------------|----------------------------------------------|-------| | Vos | Input Offset Voltage | CONTRACTOR | 0.3 | 1.0 | 2.5 | mV | | | W. 100 r | COMIT | W.100 | 2.2 | 3.3 | max | | TCV <sub>OS</sub> | Input Offset Voltage<br>Average Drift | N CONTIN | 3 .10 | N.COM.I. | N N | μV/°C | | I <sub>B</sub> | Input Bias Current | COM. | 170 | 250 | 300 | nA | | | MMM.T | 0V ≤ V <sub>CM</sub> ≤ 5V | 180 | 280<br><b>526</b> | 526 | max | - (1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under conditions of the internal self heating where T<sub>J</sub> > T<sub>A</sub>. - (2) Typical values represent the most likely parametric norm. - (3) All limits are guaranteed by testing or statistical analysis. Submit Documentation Feedback # 5.0V DC Electrical Characteristics<sup>(1)</sup> (continued) Unless otherwise specified, all limits guaranteed for $T_A = 25^{\circ}C$ , $V^+ = 5.0V$ , $V^- = 0V$ , $V_{CM} = V_O = V^+/2$ and $R_L > 1$ M $\Omega$ to $V^+/2$ . **Boldface limits** apply at the temperature extremes. | Symbol | Parameter | Conditions | Typ <sup>(2)</sup> | LM6144AI<br>LM6142AI<br>Limit <sup>(3)</sup> | LM6144BI<br>LM6142BI<br>Limit <sup>(3)</sup> | Units | |-----------------|----------------------------------|---------------------------|--------------------|----------------------------------------------|----------------------------------------------|-------| | los | Input Offset Current | V.COM | 3 | 30 | 30 | nA | | -OM.1 | , WW.100 | COM | MW.IO | 80 | 80 | max | | R <sub>IN</sub> | Input Resistance, C <sub>M</sub> | Dr. CONTIN | 126 | DO J. COM. | -1 | ΜΩ | | CMRR | Common Mode | $0V \le V_{CM} \le 4V$ | 107 | 84 | 84 | | | | Rejection Ratio | N.COM. TW | WWW | 78 | 78 | | | | WW. | 0V ≤ V <sub>CM</sub> ≤ 5V | 82 | 66 | 66 | dB | | | III MILL | M.TW | 79 | 64 | 64 | min | | PSRR | Power Supply | 5V ≤ V <sup>+</sup> ≤ 24V | 87 | 80 | 80 | - | | | Rejection Ratio | M. COM. | N WY | 78 | 78 | | | V <sub>CM</sub> | Input Common-Mode | M. Ing COM. | -0.25 | 0 ( | ON O | V | | 100Y.C | Voltage Range | W.1007. | 5.25 | 5.0 | 5.0 | | | A <sub>V</sub> | Large Signal | R <sub>L</sub> = 10k | 270 | 100 | 80 | V/mV | | | Voltage Gain | M. M. COM | 70 | 33 | 25 | min | | Vo | Output Swing | R <sub>L</sub> = 100k | 0.005 | 0.01 | 0.01 | V | | | N.TN | W 1007. | MITW | 0.013 | 0.013 | max | | | V.CO. CAN | A AM ALTO A CO | 4.995 | 4.98 | 4.98 | V | | | COM | WWW.IO | DIA. | 4.93 | 4.93 | min | | MMM.10 | Ohr. COWII. | R <sub>L</sub> = 10k | 0.02 | WWW. | COMP. | V max | | | 100X.CM.TW | W V 1007. | 4.97 | - 111 | 100 x CON | V min | | | ONY.COM TW | $R_L = 2k$ | 0.06 | 0.1 | 0.1 | V | | | Y. COM. | MMM.In | COM | 0.133 | 0.133 | max | | | M.1001. COW.LA. | W.100 | 4.90 | 4.86 | 4.86 | V | | | TIOOY. COM.TW | W W 10 | T.M.T | 4.80 | 4.80 | min | | I <sub>SC</sub> | Output Short | Sourcing | 13 | 10 | 8,07,0 | mA | | | Circuit Current<br>LM6142 | W WWW.I | CONT. | 4.9 | WW 4 | min | | | LIVIO 142 | W. | ing COM | 35 | 35 | mA | | | NN TIOOY.CO. | LA MAL | 1007. | TW | | max | | | MAM. COM. | Sinking | 24 | 10 | 10 | mA | | | LINN. Tuo COM | Wire W | M. To CO | 5.3 | 5.3 | min | | | W. 100 X. | V. J. | W.100 - CC | 35 | 35 | mA | | | MAN ATTOON CO. | WY WY | 100X.C | OMITH | | max | | I <sub>SC</sub> | Output Short | Sourcing | 8 | 6 | 6 | mA | | | Circuit Current<br>LM6144 | 0)1.1 | WW.In | COM 3 | 3 | min | | | LIVIO 144 | COMITY | W.100 | 35 | 35 | mA | | | WY 100Y. | WIN | WW 100 | . OM.TW | | max | | | WWW.Io | Sinking | 22 | V.C 8 | 8 | mA | | | V. 100 | COM. | MW.IO. | 4 | N 4 | min | | | W V 100 | Y. COM.TW | W.W.1 | 35 | 35 | mA | | | MM | OYLUTIV | WW | 001. | IN A | max | | Is | Supply Current | Per Amplifier | 650 | 800 | 800 | μA | | | N | UU MILL | 1 | 880 | 880 | max | # 5.0V AC Electrical Characteristics<sup>(1)</sup> Unless Otherwise Specified, All Limits Guaranteed for $T_A = 25$ °C, $V^+ = 5.0V$ , $V^- = 0V$ , $V_{CM} = V_O = V^+/2$ and $R_L > 1$ M $\Omega$ to $V^+/2$ . **Boldface limits** apply at the temperature extremes. | Symbol | Parameter | Conditions | Typ <sup>(2)</sup> | LM6144AI<br>LM6142AI<br>Limit <sup>(3)</sup> | LM6144BI<br>LM6142BI<br>Limit <sup>(3)</sup> | Units | |------------------|---------------------------------|-------------------------------------------------|--------------------|----------------------------------------------|----------------------------------------------|-----------| | SR | Slew Rate | 8 V <sub>PP</sub> @ V <sup>+</sup> 12V | 25 | 15 | 13 | V/µs | | | N NWW.IOO | $R_S > 1 k\Omega$ | NN.L | 13 | 11 | min | | GBW | Gain-Bandwidth Product | f = 50 kHz | 17 | 10 | 10 | MHz | | | IW WW 10 | OY.COMITY I | 100 | 6 | 6 | min | | $\phi_{m}$ | Phase Margin | MY.COM. TW | 38 | Y.Co | M | Deg | | -1001 | Amp-to-Amp Isolation | Z CONT. | 130 | A'COMP. | TW . | dB | | e <sub>n</sub> | Input-Referred<br>Voltage Noise | f = 1 kHz | 16 | ON.COM | TW | nV<br>√Hz | | i <sub>n</sub> C | Input-Referred<br>Current Noise | f = 1 kHz | 0.22 | 100X.CO | MTW | pA<br>√Hz | | T.H.D. | Total Harmonic Distortion | $f = 10 \text{ kHz}, R_L = 10 \text{ k}\Omega,$ | 0.003 | TOON.CO | WILL | % | <sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under conditions of the internal self heating where T<sub>J</sub> > T<sub>A</sub>. # 2.7V DC Electrical Characteristics(1) Unless Otherwise Specified, All Limits Guaranteed for $T_A$ = 25°C, $V^+$ = 2.7V, $V^-$ = 0V, $V_{CM}$ = $V_O$ = $V^+/2$ and $R_L$ > 1 M $\Omega$ to $V^+/2$ . **Boldface** limits apply at the temperature extreme | Symbol | Parameter | Conditions | Typ <sup>(2)</sup> | LM6144AI<br>LM6142AI<br>Limit <sup>(3)</sup> | LM6144BI<br>LM6142BI<br>Limit <sup>(3)</sup> | Units | | |-----------------|---------------------------------|--------------------------|--------------------|----------------------------------------------|----------------------------------------------|-------------|--| | Vos | Input Offset Voltage | MM 1007. | 0.4 | 1.8 | 2.5 | mV | | | | M. Too COM. | WWW.I | | 4.3 | 5 | max | | | I <sub>B</sub> | Input Bias Current | TANALIN TO | 150 | 250 | 300 | nA | | | | 1100Y. OM.TV | 7/1/100 | | 526 | 526 | max | | | los 🕥 | Input Offset Current | M MM | 4 1 | 30 | 30 | nA | | | | MAN'INA COM' | MMM'r | | 80 | 80 | max | | | R <sub>IN</sub> | Input Resistance | WW. | 128 | - 1 | TIMM.To | ΜΩ | | | CMRR | Common Mode<br>Rejection Ratio | $0V \le V_{CM} \le 1.8V$ | 90 | TV | W.100 | dB | | | | | $0V \le V_{CM} \le 2.7V$ | 76 | WTI | 11/11/11 | min | | | PSRR | Power Supply<br>Rejection Ratio | 3V ≤ V+ ≤ 5V | 79 | M.TW | WWW | 007.CO | | | V <sub>CM</sub> | Input Common-Mode | WW WY | -0.25 | 0 | 0 | V min | | | | Voltage Range | 01/1. | 2.95 | 2.7 | 2.7 | V max | | | A <sub>V</sub> | Large Signal<br>Voltage Gain | R <sub>L</sub> = 10k | 55 | COMTW | WW | V/mV<br>min | | | Vo | Output Swing | $R_L = 100k\Omega$ | 0.019 | 0.08 | 0.08 | V | | | | V 100 | COM | | 0.112 | 0.112 | max | | | | WW 100 | Y. COM.TW | 2.67 | 2.66 | 2.66 | VIV | | | | WWW | OT. CO. | | 2.25 | 2.25 | min | | <sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under conditions of the internal self heating where T<sub>J</sub> > T<sub>A</sub>. Submit Documentation Feedback <sup>(2)</sup> Typical values represent the most likely parametric norm. <sup>(3)</sup> All limits are guaranteed by testing or statistical analysis. Typical values represent the most likely parametric norm. <sup>(3)</sup> All limits are guaranteed by testing or statistical analysis. # 2.7V DC Electrical Characteristics<sup>(1)</sup> (continued) Unless Otherwise Specified, All Limits Guaranteed for $T_A = 25^{\circ}C$ , $V^+ = 2.7V$ , $V^- = 0V$ , $V_{CM} = V_O = V^+/2$ and $R_L > 1$ M $\Omega$ to $V^+/2$ . **Boldface** limits apply at the temperature extreme | Symbol | Parameter | Conditions | Typ <sup>(2)</sup> | LM6144AI<br>LM6142AI<br>Limit <sup>(3)</sup> | LM6144BI<br>LM6142BI<br>Limit <sup>(3)</sup> | Units | |--------|----------------|---------------|--------------------|----------------------------------------------|----------------------------------------------|-------| | Is | Supply Current | Per Amplifier | 510 | 800 | 800 | μΑ | | OM | M.In. | COMP | WWW.I | 880 | N 880 | max | # 2.7V AC Electrical Characteristics(1) Unless Otherwise Specified, All Limits Guaranteed for $T_A = 25$ °C, $V^+ = 2.7V$ , $V^- = 0V$ , $V_{CM} = V_O = V^+/2$ and $R_L > 1$ M $\Omega$ to $V^+/2$ . **Boldface** limits apply at the temperature extreme | Symbol | Parameter | Conditions | Typ <sup>(2)</sup> | LM6144AI<br>LM6142AI<br>Limit <sup>(3)</sup> | LM6144BI<br>LM6142BI<br>Limit <sup>(3)</sup> | Units | |----------------|------------------------|-------------|--------------------|----------------------------------------------|----------------------------------------------|-------| | GBW | Gain-Bandwidth Product | f = 50 kHz | 9 | 100Y. | OM.TW | MHz | | φ <sub>m</sub> | Phase Margin | N. CON.CO | 36 | MAN. TOOX.C | WILL | Deg | | G <sub>m</sub> | Gain Margin | M. In. COM. | 6 | TWW.IN | COMP | dB | <sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under conditions of the internal self heating where T<sub>J</sub> > T<sub>A</sub>. # 24V Electrical Characteristics<sup>(1)</sup> Unless Otherwise Specified, All Limits Guaranteed for $T_A = 25$ °C, $V^+ = 24V$ , $V^- = 0V$ , $V_{CM} = V_O = V^+/2$ and $R_L > 1$ M $\Omega$ to $V^+/2$ . **Boldface** limits apply at the temperature extreme | Symbol | Parameter | Conditions | Typ <sup>(2)</sup> | LM6144AI<br>LM6142AI<br>Limit <sup>(3)</sup> | LM6144BI<br>LM6142BI<br>Limit <sup>(3)</sup> | Units | |-----------------|---------------------------------|----------------------------|--------------------|----------------------------------------------|----------------------------------------------|-------------| | Vos | Input Offset Voltage | MMM.100X. | 1.3 | 2<br>4.8 | 3.8<br>4.8 | mV<br>max | | I <sub>B</sub> | Input Bias Current | MM.100x | 174 | N W | M.N. 1005 | nA<br>max | | I <sub>OS</sub> | Input Offset Current | MMM.100 | Y.C5 | N V | WW.100 | nA<br>max | | R <sub>IN</sub> | Input Resistance | MAN | 288 | CV) | MM M. | ΜΩ | | CMRR | Common Mode<br>Rejection Ratio | $0V \le V_{CM} \le 23V$ | 114 | - 1 | . TANN TO | dB | | | | 0V ≤ V <sub>CM</sub> ≤ 24V | 100 | J.M. | W.10 | min | | PSRR | Power Supply<br>Rejection Ratio | 0V ≤ V <sub>CM</sub> ≤ 24V | 87 | V.TV | WWW. | 00 X C | | V <sub>CM</sub> | Input Common-Mode | Ch Mar | -0.25 | 0 | 0 | V min | | | Voltage Range | WW WIT | 24.25 | 24 | 24 | V max | | A <sub>V</sub> | Large Signal<br>Voltage Gain | R <sub>L</sub> = 10k | 500 | OMITH | MM | V/mV<br>min | | Vo | Output Swing | R <sub>L</sub> = 10 kΩ | 0.07 | 0.15<br><b>0.185</b> | 0.15<br><b>0.185</b> | V<br>max | | | MMM.100X. | OM.TW ) | 23.85 | 23.81<br>23.62 | 23.81<br>23.62 | V<br>min | <sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under conditions of the internal self heating where T<sub>J</sub> > T<sub>A</sub>. <sup>(2)</sup> Typical values represent the most likely parametric norm. <sup>(3)</sup> All limits are guaranteed by testing or statistical analysis. <sup>(2)</sup> Typical values represent the most likely parametric norm. <sup>(3)</sup> All limits are guaranteed by testing or statistical analysis. # 24V Electrical Characteristics<sup>(1)</sup> (continued) Unless Otherwise Specified, All Limits Guaranteed for $T_A = 25^{\circ}C$ , $V^+ = 24V$ , $V^- = 0V$ , $V_{CM} = V_O = V^+/2$ and $R_L > 1$ M $\Omega$ to $V^+/2$ . Boldface limits apply at the temperature extreme | Symbol | Parameter | Conditions | Typ <sup>(2)</sup> | LM6144AI<br>LM6142AI<br>Limit <sup>(3)</sup> | LM6144BI<br>LM6142BI<br>Limit <sup>(3)</sup> | Units | |--------|------------------------|---------------|--------------------|----------------------------------------------|----------------------------------------------|-------| | Is | Supply Current | Per Amplifier | 750 | 1100 | 1100 | μΑ | | | TWW.loo | COMP | WWW.IO | 1150 | 1150 | max | | GBW | Gain-Bandwidth Product | f = 50 kHz | 18 | | | MHz | 100Y.COM.TW # **Typical Performance Characteristics** $T_A = 25$ °C, $R_L = 10 \text{ k}\Omega$ Unless Otherwise Specified Figure 24. Figure 26. Submit Documentation Feedback $T_A = 25$ °C, $R_L = 10 \text{ k}\Omega$ Unless Otherwise Specified 1.100Y.COM 100Y.COM.TW #### LM6142/LM6144 APPLICATION IDEAS The LM6142 brings a new level of ease of use to op amp system design. With greater than rail-to-rail input voltage range concern over exceeding the common-mode voltage range is eliminated. Rail-to-rail output swing provides the maximum possible dynamic range at the output. This is particularly important when operating on low supply voltages. The high gain-bandwidth with low supply current opens new battery powered applications, where high power consumption, previously reduced battery life to unacceptable levels. To take advantage of these features, some ideas should be kept in mind. #### **ENHANCED SLEW RATE** Unlike most bipolar op amps, the unique phase reversal prevention/speed-up circuit in the input stage causes the slew rate to be very much a function of the input signal amplitude. Figure 36 shows how excess input signal, is routed around the input collector-base junctions, directly to the current mirrors. The LM6142/LM6144 input stage converts the input voltage change to a current change. This current change drives the current mirrors through the collectors of Q1–Q2, Q3–Q4 when the input levels are normal. Figure 36. If the input signal exceeds the slew rate of the input stage, the differential input voltage rises above two diode drops. This excess signal bypasses the normal input transistors, (Q1–Q4), and is routed in correct phase through the two additional transistors, (Q5, Q6), directly into the current mirrors. This rerouting of excess signal allows the slew-rate to increase by a factor of 10 to 1 or more. (See Figure 37.) As the overdrive increases, the op amp reacts better than a conventional op amp. Large fast pulses will raise the slew- rate to around 30V to $60V/\mu s$ . Figure 37. Slew Rate vs. $\Delta$ V<sub>IN</sub> V<sub>S</sub> = ±5V This effect is most noticeable at higher supply voltages and lower gains where incoming signals are likely to be large. This new input circuit also eliminates the phase reversal seen in many op amps when they are overdriven. This speed-up action adds stability to the system when driving large capacitive loads. #### DRIVING CAPACITIVE LOADS Capacitive loads decrease the phase margin of all op amps. This is caused by the output resistance of the amplifier and the load capacitance forming an R-C phase lag network. This can lead to overshoot, ringing and oscillation. Slew rate limiting can also cause additional lag. Most op amps with a fixed maximum slew-rate will lag further and further behind when driving capacitive loads even though the differential input voltage raises. With the LM6142, the lag causes the slew rate to raise. The increased slew-rate keeps the output following the input much better. This effectively reduces phase lag. After the output has caught up with the input, the differential input voltage drops down and the amplifier settles rapidly. These features allow the LM6142 to drive capacitive loads as large as 1000pF at unity gain and not oscillate. The scope photos (Figure 38 and Figure 39) above show the LM6142 driving a l000pF load. In Figure 38, the upper trace is with no capacitive load and the lower trace is with a 1000pF load. Here we are operating on $\pm 12$ V supplies with a 20 V<sub>PP</sub> pulse. Excellent response is obtained with a C<sub>f</sub> of l0pF. In Figure 39, the supplies have been reduced to $\pm 2.5$ V, the pulse is 4 V<sub>PP</sub> and C<sub>f</sub> is 39pF. The best value for the compensation capacitor is best established after the board layout is finished because the value is dependent on board stray capacity, the value of the feedback resistor, the closed loop gain and, to some extent, the supply voltage. Another effect that is common to all op amps is the phase shift caused by the feedback resistor and the input capacitance. This phase shift also reduces phase margin. This effect is taken care of at the same time as the effect of the capacitive load when the capacitor is placed across the feedback resistor. The circuit shown in Figure 40 was used for these scope photos. Figure 38. Figure 39. Figure 40. ## **Typical Applications** #### FISH FINDER/ DEPTH SOUNDER. The LM6142/LM6144 is an excellent choice for battery operated fish finders. The low supply current, high gain-bandwidth and full rail to rail output swing of the LM6142 provides an ideal combination for use in this and similar applications. #### **ANALOG TO DIGITAL CONVERTER BUFFER** The high capacitive load driving ability, rail-to-rail input and output range with the excellent CMR of 82 dB, make the LM6142/LM6144 a good choice for buffering the inputs of A to D converters. #### 3 OP AMP INSTRUMENTATION AMP WITH RAIL-TO-RAIL INPUT AND OUTPUT Using the LM6144, a 3 op amp instrumentation amplifier with rail-to-rail inputs and rail to rail output can be made. These features make these instrumentation amplifiers ideal for single supply systems. Some manufacturers use a precision voltage divider array of 5 resistors to divide the common-mode voltage to get an input range of rail-to-rail or greater. The problem with this method is that it also divides the signal, so to even get unity gain, the amplifier must be run at high closed loop gains. This raises the noise and drift by the internal gain factor and lowers the input impedance. Any mismatch in these precision resistors reduces the CMR as well. Using the LM6144, all of these problems are eliminated. In this example, amplifiers A and B act as buffers to the differential stage (Figure 41). These buffers assure that the input impedance is over $100M\Omega$ and they eliminate the requirement for precision matched resistors in the input stage. They also assure that the difference amp is driven from a voltage source. This is necessary to maintain the CMR set by the matching of R1–R2 with R3–R4. Figure 41. The gain is set by the ratio of R2/R1 and R3 should equal R1 and R4 equal R2. Making R4 slightly smaller than R2 and adding a trim pot equal to twice the difference between R2 and R4 will allow the CMR to be adjusted for optimum. With both rail to rail input and output ranges, the inputs and outputs are only limited by the supply voltages. Remember that even with rail-to-rail output, the output can not swing past the supplies so the combined common mode voltage plus the signal should not be greater than the supplies or limiting will occur. #### SPICE MACROMODEL A SPICE macromodel of this and many other Texas Instruments op amps is available http://www.ti.com/ww/en/analog/webench/index.shtml?DCMP=hpa\_sva\_webench&HQS=webench-bb. #### **REVISION HISTORY** | www.ti.com | REVISIO | N HISTORY | | |-----------------|----------------------------------------|-----------------|--| | Changes from Re | evision C (March 2013) to Revision D | WWW.100Y.COM.TW | | | Changed layou | ut of National Data Sheet to TI format | MAN TOOL ON'T | | | | | | | | | | | | 100Y.COM.TW 11-Apr-2013 # **PACKAGING INFORMATION** | Orderable Device | | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Sample | |------------------|----|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------|--------| | LM6142AIM | W | ACTIVE | SOIC | D | 8 | 95 | TBD | Call TI | Call TI | -40 to 85 | LM614<br>2AIM | Sample | | LM6142AIM/NOPB | W | ACTIVE | SOIC | N D | 8 | 95 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 85 | LM614<br>2AIM | Sample | | LM6142AIMX | | ACTIVE | SOIC | D | 8 | 2500 | TBD | Call TI | Call TI | -40 to 85 | LM614<br>2AIM | Sample | | LM6142AIMX/NOPB | VV | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 85 | LM614<br>2AIM | Sampl | | LM6142BIM | | ACTIVE | SOIC | D | 8 | 95 | TBD | Call TI | Call TI | -40 to 85 | LM614<br>2BIM | Sampl | | LM6142BIM/NOPB | | ACTIVE | SOIC | D | 8 | 95 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 85 | LM614<br>2BIM | Sampl | | LM6142BIMX | | ACTIVE | SOIC | D. | 8 | 2500 | TBD | Call TI | Call TI | -40 to 85 | LM614<br>2BIM | Samp | | LM6142BIMX/NOPB | | ACTIVE | SOIC | CD | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 85 | LM614<br>2BIM | Samp | | LM6142BIN/NOPB | | ACTIVE | PDIP | Y. P | 8 | 40 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-NA-UNLIM | -40 to 85 | LM6142<br>BIN | Samp | | LM6144AIM | | ACTIVE | SOIC | DCO | 14 | 55 | TBD | Call TI | Call TI | -40 to 85 | LM6144<br>AIM | Samp | | LM6144AIM/NOPB | | ACTIVE | SOIC | D <sub>C</sub> | 14 | 55 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 85 | LM6144<br>AIM | Samp | | LM6144AIMX | | ACTIVE | SOIC | D Y. | 14 | 2500 | TBD | Call TI | Call TI | -40 to 85 | LM6144<br>AIM | Samp | | LM6144AIMX/NOPB | | ACTIVE | SOIC | N. DO | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 85 | LM6144<br>AIM | Samp | | LM6144BIM | | ACTIVE | SOIC | D 10 | 14 | 55 | TBD | Call TI | Call TI | -40 to 85 | LM6144<br>BIM | Samp | | LM6144BIM/NOPB | | ACTIVE | SOIC | D | 14 | 55 | Green (RoHS<br>& no Sb/Br) | CUSN | Level-1-260C-UNLIM | -40 to 85 | LM6144<br>BIM | Samp | | LM6144BIMX | | ACTIVE | SOIC | D | 14 | 2500 | TBD | Call TI | Call TI | -40 to 85 | LM6144<br>BIM | Samp | | LM6144BIMX/NOPB | | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 85 | LM6144<br>BIM | Samp | # **PACKAGE OPTION ADDENDUM** 11-Apr-2013 | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |------------------|------------|--------------|--------------------|------|----------------|----------------------------|------------------|------------------|--------------|-------------------|---------| | LM6144BIN | ACTIVE | PDIP | NFF | 14 | 25 | TBD | Call TI | Call TI | -40 to 85 | LM6144BIN | Samples | | LM6144BIN/NOPB | ACTIVE | PDIP | NFF | 14 | 25 | Green (RoHS<br>& no Sb/Br) | SN | Level-1-NA-UNLIM | -40 to 85 | LM6144BIN | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. WWW.100Y.C PACKAGE MATERIALS INFORMATION W.100Y.COM.TW 8-Apr-2013 www ti com #### TAPE AND REEL INFORMATION #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LM6142AIMX | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | | LM6142AIMX/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | | LM6142BIMX | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | | _M6142BIMX/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | | LM6144AIMX | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.35 | 2.3 | 8.0 | 16.0 | Q1 | | LM6144AIMX/NOPB | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.35 | 2.3 | 8.0 | 16.0 | Q1 | | LM6144BIMX | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.35 | 2.3 | 8.0 | 16.0 | Q1 | | _M6144BIMX/NOPB | SOIC | _ D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.35 | 2.3 | 8.0 | 16.0 | Q1 | WWW.100Y.COM.TW WWW.100Y.COM.TW 100Y.COM.TW EWW.100Y.COM COM.TW 8-Apr-2013 www ti com \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | LM6142AIMX | SOIC | D 1100 | 8 | 2500 | 367.0 | 367.0 | 35.0 | | M6142AIMX/NOPB | SOIC | D 10 | 8 | 2500 | 367.0 | 367.0 | 35.0 | | LM6142BIMX | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | | M6142BIMX/NOPB | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | | LM6144AIMX | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 35.0 | | M6144AIMX/NOPB | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 35.0 | | LM6144BIMX | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 35.0 | | M6144BIMX/NOPB | SOIC | D D | 14 | 2500 | 367.0 | 367.0 | 35.0 | WWW.100Y.COM.TW WWW.100Y.C WWW.100Y.COM.TW 100Y.COM.TW # P (R-PDIP-T8) ## PLASTIC DUAL-IN-LINE PACKAGE NOTES: - All linear dimensions are in inches (millimeters). - This drawing is subject to change without notice. В. WW.100Y.COM.TW Falls within JEDEC MS-001 variation BA. WW.100Y.COM.TW WWW.100Y.CO WL100Y.COM.TW WWW.100 W.100Y.COM.TW WWW.100Y.COM WWW.100 COM.TW # D (R-PDS0-G14) # PLASTIC SMALL OUTLINE NOTES: - All linear dimensions are in inches (millimeters). - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. WWW.100Y.COM. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. WWW.100Y.C # PLASTIC SMALL OUTLINE NOTES: - All linear dimensions are in inches (millimeters). - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. WWW.100Y.COM. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AA. WWW.100Y.C 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID <u>www.ti-rfid.com</u> OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://example.com/omap">e2e.ti.com/omap</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>