SBOS351C-MARCH 2006-REVISED MAY 2007 # 1.8V, microPOWER CMOS OPERATIONAL AMPLIFIERS Zerø-Drift Series #### **FEATURES** LOW OFFSET VOLTAGE: 10μV (max) ZERO DRIFT: 0.05μV/°C (max) 0.01Hz to 10Hz NOISE: 1.1μV<sub>PP</sub> QUIESCENT CURRENT: 17μA SINGLE-SUPPLY OPERATION SUPPLY VOLTAGE: 1.8V to 5.5V RAIL-TO-RAIL INPUT/OUTPUT microSIZE PACKAGES: SC70 and SOT23 #### **APPLICATIONS** - TRANSDUCER APPLICATIONS - TEMPERATURE MEASUREMENTS - ELECTRONIC SCALES - MEDICAL INSTRUMENTATION - BATTERY-POWERED INSTRUMENTS - HANDHELD TEST EQUIPMENT #### **DESCRIPTION** The OPA333 series of CMOS operational amplifiers uses a proprietary auto-calibration technique to simultaneously provide very low offset voltage ( $10\mu V$ max) and near-zero drift over time and temperature. These miniature, high-precision, low quiescent current amplifiers offer high-impedance inputs that have a common-mode range 100mV beyond the rails and rail-to-rail output that swings within 50mV of the rails. Single or dual supplies as low as +1.8V ( $\pm 0.9V$ ) and up to +5.5V ( $\pm 2.75V$ ) may be used. They are optimized for low-voltage, single-supply operation. The OPA333 family offers excellent CMRR without the crossover associated with traditional complementary input stages. This design results in superior performance for driving analog-to-digital converters (ADCs) without degradation of differential linearity. The OPA333 (single version) is available in the SC70-5, SOT23-5, and SO-8 packages. The OPA2333 (dual version) is offered in DFN-8 (3mm $\times$ 3mm), MSOP-8, and SO-8 packages. All versions are specified for operation from $-40^{\circ}$ C to $+125^{\circ}$ C. 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-54151736 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### SBOS351C-MARCH 2006-REVISED MAY 2007 This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### ORDERING INFORMATION(1) | PRODUCT | PACKAGE-LEAD | PACKAGE DESIGNATOR | PACKAGE MARKING | |---------|--------------|--------------------|-----------------| | | SOT23-5 | DBV | OAXQ | | OPA333 | SC70-5 | DCK | BQY | | | SO-8 | D | O333A | | | SO-8 | D | O2333A | | OPA2333 | DFN-8 | DRB | BQZ | | | MSOP-8 | DGK | OBAQ | <sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com. #### **ABSOLUTE MAXIMUM RATINGS(1)** | M | OPA333, OPA2333 | UNIT | |------------------------------------------------|--------------------|------| | Supply Voltage | +7 | V 1 | | Signal Input Terminals, Voltage <sup>(2)</sup> | -0.3 to (V+) + 0.3 | V | | Signal Input Terminals, Voltage <sup>(2)</sup> | ±10 | mA | | Output Short-Circuit (3) | Continuous | 400 | | Operating Temperature | -40 to +150 | °C | | Storage Temperature | -65 to +150 | °C | | Junction Temperature | +150 | °C | | ESD Ratings: | | | | Human Body Model (HBM) | 4000 | V | | Charged Device Model (CDM) | 1000 | V | | Machine Model (MM) | 400 | V | <sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported. <sup>(2)</sup> Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.3V beyond the supply rails should be current limited to 10mA or less. <sup>(3)</sup> Short-circuit to ground, one amplifier per package. ### ELECTRICAL CHARACTERISTICS: V<sub>S</sub> = +1.8V to +5.5V **Boldface** limits apply over the specified temperature range, $T_A = -40^{\circ}C$ to $+125^{\circ}C$ . At $T_A = +25^{\circ}C$ , $R_L = 10k\Omega$ connected to $V_S/2$ , $V_{CM} = V_S/2$ , and $V_{OUT} = V_S/2$ , unless otherwise noted. | | | TEST CONDITIONS | | PA333, OPA2 | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------------------------------------------------|---------------|---------------|--------------------------|-------------------------------------------------------| | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | OFFSET VOLTAGE Input Offset Voltage | Vos | V <sub>S</sub> = +5V | 1007 | 2 | 10 | μV | | vs Temperature dV | os/dT | | 100 | 0.02 | 0.05 | μV/°C | | vs Power Supply | PSRR | V <sub>S</sub> = +1.8V to +5.5V | 110 | 1 | 5 | μ۷/۷ | | Long-Term Stability <sup>(1)</sup> | | | | See (1) | | | | Channel Separation, dc | 7) 2. | | 1 | 0.1 | COE | μV/V | | INPUT BIAS CURRENT | | N. S. | | | | 1. | | Input Bias Current | l <sub>B</sub> | | | ±70 | ±200 | pA | | over Temperature | | | | ±150 | | pA | | Input Offset Current | Ios | | | ±140 | ±400 | pA | | NOISE | 7. | | | | | | | Input Voltage Noise, f = 0.01Hz to 1Hz | | | | 0.3 | 100 | $\mu V_{PP}$ | | Input Voltage Noise, f = 0.1Hz to 10Hz | | | | 1.1 | | $\mu V_{PP}$ | | Input Current Noise, f = 10Hz | in | | | 100 | 100 | fA/√ <del>Hz</del> | | INPUT VOLTAGE RANGE | | 2. 00 N | | | | *- | | Common-Mode Voltage Range | $V_{CM}$ | | (V-) - 0.1 | | (V+) + 0.1 | V | | | MRR | $(V-) - 0.1V < V_{CM} < (V+) + 0.1V$ | 106 | 130 | 1 | dB | | NPUT CAPACITANCE | | | | | 7 | 4 | | Differential | | | | 2 | | pF | | Common-Mode | | | 1 | 4 | | pF | | OPEN-LOOP GAIN | N | 100, CO2, W | | | | 100 | | Open-Loop Voltage Gain | A <sub>OL</sub> | $(V-) + 100mV < V_0 < (V+) - 100mV, R_L = 10k\Omega$ | 106 | 130 | | dB | | FREQUENCY RESPONSE | M. | | 1 | | | | | Gain-Bandwidth Product | GBW | $C_L = 100pF$ | | 350 | | kHz | | Slew Rate | SR | G = +1 | | 0.16 | | V/µs | | ОИТРИТ | | | | 4 | | | | Voltage Output Swing from Rail | | $R_L = 10k\Omega$ | | 30 | 50 | mV | | over Temperature | | $R_L = 10k\Omega$ | | | 70 | mV | | Short-Circuit Current | $I_{SC}$ | | | ±5 | | mA | | Capacitive Load Drive | $C_L$ | | See T | ypical Charac | teristics | | | Open-Loop Output Impedance | | $f = 350kHz, I_O = 0$ | | 2 | 1 | kΩ | | | | 100 | $CO_{\Sigma}$ | | | | | POWER SUPPLY | | | | | 1 | V | | POWER SUPPLY Specified Voltage Range | $V_S$ | | 1.8 | | 5.5 | V | | | V <sub>S</sub> | I <sub>O</sub> = 0 | 1.8 | 17 | 5.5<br>25 | μA | | Specified Voltage Range | V <sub>S</sub> | l <sub>O</sub> = 0 | 1.8 | 17 | | - | | Specified Voltage Range<br>Quiescent Current Per Amplifier | V <sub>s</sub> | $I_O = 0$ $V_S = +5V$ | 1.8 | 17<br>100 | 25 | μA | | Specified Voltage Range Quiescent Current Per Amplifier over Temperature | V <sub>S</sub><br>I <sub>Q</sub> | | 1.8 | 17 | 25 | μ <b>Α</b> | | Specified Voltage Range Quiescent Current Per Amplifier over Temperature Turn-On Time | V <sub>s</sub> | | -40 | 17 | 25 | μ <b>Α</b> | | Specified Voltage Range Quiescent Current Per Amplifier over Temperature Turn-On Time TEMPERATURE RANGE | Vs<br>IQ | | 01.CC | 17 | 25<br>28 | μ <b>Α</b><br><b>μΑ</b><br>μs | | Specified Voltage Range Quiescent Current Per Amplifier over Temperature Turn-On Time TEMPERATURE RANGE Specified Range Operating Range | Vs<br>IQ | | -40<br>-40 | 17 | 25<br>28<br>+125 | μA<br>μA<br>μs | | Specified Voltage Range Quiescent Current Per Amplifier over Temperature Turn-On Time TEMPERATURE RANGE Specified Range | IQ | | -40 | 17 | 25<br>28<br>+125<br>+150 | μΑ<br><b>μΑ</b><br>μs<br>°C<br>°C | | Specified Voltage Range Quiescent Current Per Amplifier over Temperature Turn-On Time TEMPERATURE RANGE Specified Range Operating Range Storage Range Thermal Resistance | Vs<br>IQ | | -40<br>-40 | A'CO | 25<br>28<br>+125<br>+150 | µА<br><b>µА</b><br><b>µ</b> s<br>°C<br>°C<br>°C<br>°C | | Specified Voltage Range Quiescent Current Per Amplifier over Temperature Turn-On Time TEMPERATURE RANGE Specified Range Operating Range Storage Range Thermal Resistance SOT23-5 | IQ | | -40<br>-40 | 200 | 25<br>28<br>+125<br>+150 | μA<br>μα<br>μs<br>°C<br>°C<br>°C<br>°C,W<br>°C,W | | Specified Voltage Range Quiescent Current Per Amplifier over Temperature Turn-On Time TEMPERATURE RANGE Specified Range Operating Range Storage Range Thermal Resistance | IQ | | -40<br>-40 | A'CO | 25<br>28<br>+125<br>+150 | µА<br><b>µА</b><br><b>µ</b> s<br>°C<br>°C<br>°C<br>°C | <sup>(1) 300-</sup>hour life test at $+150^{\circ}$ C demonstrated randomly distributed variation of approximately 1 $\mu$ V. #### **PIN CONFIGURATIONS** - 1. NC denotes no internal connection. - 2. Connect thermal die pad to V-. #### TYPICAL CHARACTERISTICS At $T_A = +25$ °C, $V_S = +5V$ , and $C_L = 0$ pF, unless otherwise noted. #### OFFSET VOLTAGE PRODUCTION DISTRIBUTION Figure 1. Figure 3. #### OFFSET VOLTAGE DRIFT PRODUCTION DISTRIBUTION Figure 2. #### COMMON-MODE REJECTION RATIO vs FREQUENCY Figure 4. #### **OUTPUT VOLTAGE SWING vs OUTPUT CURRENT** Figure 6. #### TYPICAL CHARACTERISTICS (continued) At $T_A = +25$ °C, $V_S = +5V$ , and $C_L = 0$ pF, unless otherwise noted. Figure 7. Figure 8. Figure 9. Figure 10. Figure 11. Figure 12. #### TYPICAL CHARACTERISTICS (continued) At $T_A = +25$ °C, $V_S = +5V$ , and $C_L = 0$ pF, unless otherwise noted. Figure 13. Figure 14. Figure 15. Figure 16. #### CURRENT AND VOLTAGE NOISE SPECTRAL DENSITY vs FREQUENCY Figure 17. #### **APPLICATIONS INFORMATION** The OPA333 and OPA2333 are unity-gain stable and free from unexpected output phase reversal. They use a proprietary auto-calibration technique to provide low offset voltage and very low drift over time and temperature. For lowest offset voltage and precision performance, circuit layout and mechanical conditions should be optimized. Avoid temperature gradients that create thermoelectric (Seebeck) effects in the thermocouple junctions formed from connecting dissimilar conductors. These thermally-generated potentials can be made to cancel by assuring they are equal on both input terminals. Other layout and design considerations include: - Use low thermoelectric-coefficient conditions (avoid dissimilar metals). - Thermally isolate components from power supplies or other heat sources. - Shield op amp and input circuitry from air currents, such as cooling fans. Following these guidelines will reduce the likelihood of junctions being at different temperatures, which can cause thermoelectric voltages of $0.1\mu\text{V/°C}$ or higher, depending on materials used. #### **OPERATING VOLTAGE** The OPA333 and OPA2333 op amps operate over a power-supply range of +1.8V to +5.5V (±0.9V to ±2.75V). Supply voltages higher than +7V (absolute maximum) can permanently damage the device. Parameters that vary over supply voltage or temperature are shown in the Typical Characteristics section of this data sheet. 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-54151736 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw #### **INPUT VOLTAGE** The OPA333 and OPA2333 input common-mode voltage range extends 0.1V beyond the supply rails. The OPA333 is designed to cover the full range without the troublesome transition region found in some other rail-to-rail amplifiers. Normally, input bias current is about 70pA; however, input voltages exceeding the power supplies can cause excessive current to flow into or out of the input pins. Momentary voltages greater than the power supply can be tolerated if the input current is limited to 10mA. This limitation is easily accomplished with an input resistor, as shown in Figure 18. Figure 18. Input Current Protection #### INTERNAL OFFSET CORRECTION The OPA333 and OPA2333 op amps use an auto-calibration technique with a time-continuous 350kHz op amp in the signal path. This amplifier is zero-corrected every 8 $\mu$ s using a proprietary technique. Upon power-up, the amplifier requires approximately 100 $\mu$ s to achieve specified V<sub>OS</sub> accuracy. This design has no aliasing or flicker noise. # ACHIEVING OUTPUT SWING TO THE OP AMP NEGATIVE RAIL Some applications require output voltage swings from 0V to a positive full-scale voltage (such as +2.5V) with excellent accuracy. With most single-supply op amps, problems arise when the output signal approaches 0V, near the lower output swing limit of a single-supply op amp. A good single-supply op amp may swing close to single-supply ground, but will not reach ground. The output of the OPA333 and OPA2333 can be made to swing to ground, or slightly below, on a single-supply power source. To do so requires the use of another resistor and an additional, more negative, power supply than the op amp negative supply. A pull-down resistor may be connected between the output and the additional negative supply to pull the output down below the value that the output would otherwise achieve, as shown in Figure 19. Figure 19. For V<sub>OUT</sub> Range to Ground The OPA333 and OPA2333 have an output stage that allows the output voltage to be pulled to its negative supply rail, or slightly below, using the technique previously described. This technique only works with some types of output stages. The OPA333 and OPA2333 have been characterized to perform with this technique; the recommended resistor value is approximately $20k\Omega$ . Note that this configuration will increase the current consumption by several hundreds of microamps. Accuracy is excellent down to 0V and as low as -2mV. Limiting and nonlinearity occurs below -2mV, but excellent accuracy returns as the output is again driven above -2mV. Lowering the resistance of the pull-down resistor will allow the op amp to swing even further below the negative rail. Resistances as low as $10k\Omega$ can be used to achieve excellent accuracy down to -10mV. #### **GENERAL LAYOUT GUIDELINES** Attention to good layout practices is always recommended. Keep traces short and, when possible, use a printed circuit board (PCB) ground plane with surface-mount components placed as close to the device pins as possible. Place a 0.1µF capacitor closely across the supply pins. These guidelines should be applied throughout the analog circuit to improve performance and provide benefits such as reducing the EMI (electromagnetic-interference) susceptibility. Operational amplifiers vary in their susceptibility to radio frequency interference (RFI). RFI can generally be identified as a variation in offset voltage or do signal levels with changes in the interfering RF signal. The OPA333 has been specifically designed to minimize susceptibility to RFI and demonstrates remarkably low sensitivity compared to previous generation devices. Strong RF fields may still cause varying offset levels. Figure 21 shows the basic configuration for a bridge amplifier. A low-side current shunt monitor is shown in Figure 22. $R_N$ are operational resistors used to isolate the ADS1100 from the noise of the digital $I^2C$ bus. Since the ADS1100 is a 16-bit converter, a precise reference is essential for maximum accuracy. If absolute accuracy is not required, and the 5V power supply is sufficiently stable, the REF3130 may be omitted. Figure 21. Single Op Amp Bridge Amplifier Figure 22. Low-Side Current Monitor Figure 23. High-Side Current Monitor Figure 24. Thermistor Measurement Figure 25. Precision Instrumentation Amplifier Figure 26. Single-Supply, Very Low Power, ECG Circuit 11 #### **DFN PACKAGE** The OPA2333 is offered in an DFN-8 package (also known as SON). The DFN is a QFN package with lead contacts on only two sides of the bottom of the package. This leadless package maximizes board space and enhances thermal and electrical characteristics through an exposed pad. DFN packages are physically small, have a smaller routing area, improved thermal performance, and improved electrical parasitics. Additionally, the absence of external leads eliminates bent-lead issues. The DFN package can be easily mounted using standard printed circuit board (PCB) assembly techniques. See Application Note QFN/SON PCB Attachment (SLUA271) and Application Report Quad Flatpack No-Lead Logic Packages (SCBA017), both available for download at www.ti.com. The exposed leadframe die pad on the bottom of the package should be connected to V- or left unconnected. #### **DFN LAYOUT GUIDELINES** The exposed leadframe die pad on the DFN package should be soldered to a thermal pad on the PCB. A mechanical drawing showing an example layout is attached at the end of this data sheet. Refinements to this layout may be necessary based on assembly process requirements. Mechanical drawings located at the end of this data sheet list the physical dimensions for the package and pad. The five holes in the landing pattern are optional, and are intended for use with thermal vias that connect the leadframe die pad to the heatsink area on the PCB. Soldering the exposed pad significantly improves board-level reliability during temperature cycling, key push, package shear, and similar board-level tests. Even with applications that have low-power dissipation, the exposed pad must be soldered to the PCB to provide structural integrity and long-term reliability. #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package<br>Type | Package<br>Drawing | Pins | Packag<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|------------|-----------------|--------------------|------|---------------|---------------------------|------------------|------------------------------| | OPA2333AID | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | OPA2333AIDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | OPA2333AIDGKR | ACTIVE | MSOP | DGK | 8 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | OPA2333AIDGKRG4 | ACTIVE | MSOP | DGK | 8 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | OPA2333AIDGKT | ACTIVE | MSOP | DGK | 8 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | OPA2333AIDGKTG4 | ACTIVE | MSOP | DGK | 8 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | OPA2333AIDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | OPA2333AIDRBR | ACTIVE | SON | DRB | 8 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | OPA2333AIDRBRG4 | ACTIVE | SON | DRB | 8 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | OPA2333AIDRBT | ACTIVE | SON | DRB | 8 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | OPA2333AIDRBTG4 | ACTIVE | SON | DRB | 8 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAF | | OPA2333AIDRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | OPA333AID | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | OPA333AIDBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | OPA333AIDBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | OPA333AIDBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | OPA333AIDBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | OPA333AIDCKR | ACTIVE | SC70 | DCK | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | OPA333AIDCKRG4 | ACTIVE | SC70 | DCK | 5 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | OPA333AIDCKT | ACTIVE | SC70 | DCK | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | OPA333AIDCKTG4 | ACTIVE | SC70 | DCK | 5 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | OPA333AIDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | OPA333AIDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | OPA333AIDRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | <sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows: #### PACKAGE OPTION ADDENDUM **FRUMENTS** www ti com 12-Dec-2008 ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### PACKAGE MATERIALS INFORMATION .com 8-Dec-2008 #### TAPE AND REEL INFORMATION # TAPE DIMENSIONS KO P1 BO W Cavity A0 | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------| | OPA2333AIDGKR | MSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.3 | 1.3 | 8.0 | 12.0 | Q1 | | OPA2333AIDGKT | MSOP | DGK | 8 | 250 | 180.0 | 12.4 | 5.3 | 3.3 | 1.3 | 8.0 | 12.0 | Q1 | | OPA2333AIDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | OPA2333AIDRBR | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | OPA2333AIDRBT | SON | DRB | 8 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | OPA333AIDBVR | SOT-23 | DBV | 5 | 3000 | 179.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | OPA333AIDBVT | SOT-23 | DBV | 5 | 250 | 179.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | OPA333AIDCKR | SC70 | DCK | 5 | 3000 | 179.0 | 8.4 | 2.2 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | OPA333AIDCKT | SC70 | DCK | 5 | 250 | 179.0 | 8.4 | 2.2 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | OPA333AIDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-54151736 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw WWW.100Y.COM.TW TOON'COM'LA 100 X COT OMITW TON COM. TW \*All dimensions are nominal WWW.100X.COM.TW WWW.100Y.COM.TW | dimensions are nominal Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm | |--------------------------------|--------------|-----------------|------|------|-------------|------------|------------| | OPA2333AIDGKR | MSOP | DGK | 8 | 2500 | 370.0 | 355.0 | 55.0 | | OPA2333AIDGKT | MSOP | DGK | 8 | 250 | 195.0 | 200.0 | 45.0 | | OPA2333AIDR | SOIC | D | 8 | 2500 | 346.0 | 346.0 | 29.0 | | OPA2333AIDRBR | SON | DRB | 8 | 3000 | 346.0 | 346.0 | 29.0 | | OPA2333AIDRBT | SON | DRB | 8 | 250 | 190.5 | 212.7 | 31.8 | | OPA333AIDBVR | SOT-23 | DBV | 5 | 3000 | 195.0 | 200.0 | 45.0 | | OPA333AIDBVT | SOT-23 | DBV | 5 | 250 | 195.0 | 200.0 | 45.0 | | OPA333AIDCKR | SC70 | DCK | 5 | 3000 | 195.0 | 200.0 | 45.0 | | OPA333AIDCKT | SC70 | DCK | 5 | 250 | 195.0 | 200.0 | 45.0 | | OPA333AIDR | SOIC | D | 8 | 2500 | 346.0 | 346.0 | 29.0 | # DBV (R-PDSO-G5) #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-178 Variation AA # DCK (R-PDSO-G5) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-203 variation AA. # DRB (S-PDSO-N8) #### PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Small Outline No-Lead (SON) package configuration. The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. A Metalized features are supplier options and may not be on the package. #### THERMAL PAD MECHANICAL DATA DRB (S-VSON-N8) #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, Quad Flatpack No—Lead Logic Packages, Texas Instruments Literature No. SCBA017. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View NOTE: All linear dimensions are in millimeters Exposed Thermal Pad Dimensions #### (S-VSON-N8) DRB NOTES: All linear dimensions are in millimeters. - This drawing is subject to change without notice. - Publication IPC-7351 is recommended for alternate designs. - This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - Customers should contact their board fabrication site for solder mask tolerances. # D (R-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end. - Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side. - E. Reference JEDEC MS-012 variation AA. # DGK (S-PDSO-G8) #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end. - Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - E. Falls within JEDEC MO-187 variation AA, except interlead flash.