## $\pm 15$ kV ESD Protected，Slew Rate Limited， 5 V，RS－485 Transceiver

## FEATURES

$\pm 15$ kV ESD protection
250 kbps data rate
Reduced slew rate for low EM interference
Single 5 V $\pm 10 \%$ supply
-7 V to +12 V bus common－mode range
Up to 32 nodes on the bus
Receiver open－circuit，fail－safe design
Short－circuit protection
$36 \mu \mathrm{~A}$ supply current
$0.1 \mu \mathrm{~A}$ shutdown current

## APPLICATIONS

Low power RS－485 systems
Electrically harsh environments
EMI sensitive applications
DTE－DCE interface
Packet switching
Local area networks

## GENERAL DESCRIPTION

The ADM483E is a 5 V ，low power data transceiver with $\pm 15 \mathrm{kV}$ ESD protection suitable for half－duplex communication on multipoint bus transmission lines．The ADM483E is designed for balanced data transmission and complies with TIA／EIA Standards RS－485 and RS－422，which allow up to 32 transceivers on a bus．

The ADM483E has a low current shutdown mode in which it consumes only $0.1 \mu \mathrm{~A}$ ．
Because only one driver is enabled at any time，the output of a disabled or power－down driver is three－stated to avoid overloading the bus．

## FUNCTIONAL BLOCK DIAGRAM



Figure 1.

> 勝 特 力 材 料 886-3-5753170胜特力电子(上海) $86-21-34970699$胜特力电子（深圳）86－755－83298787

Http：／／www．100y．com．tw

Drivers are short－circuit current－limited and are protected against excessive power dissipation by thermal shutdown circuitry that places their outputs into a high impedance state． The receiver input has a fail－safe feature that guarantees a logic high output if the input is open circuit．

The ADM483E is fully specified over the industrial temperature ranges and is available in 8－lead SOIC＿N packages．

## Rev．A

## ADM483E

## TABLE OF CONTENTS

Features ..... 1
Applications. ..... 1
Functional Block Diagram .....  1
General Description .....  1
Revision History ..... 2
Specifications .....  3
Timing Specifications ..... 4
Absolute Maximum Ratings ..... 5
ESD Caution ..... 5
Pin Configuration and Function Descriptions ..... 6
Typical Performance Characteristics ..... 7
REVISION HISTORY
12/07-Rev. 0 to Rev. A
Updated Format ..... Universal
Changes to Features ..... 1
Changes to General Description ..... 1
Changes to Table 1 ..... 3
Changes to Table 2 ..... 4
Changes to Table 3 ..... 5
Changes to Table 5 ..... 6
Changes to Typical Performance Characteristics Section ..... 7
Changes to Test Circuits and Switching Characteristics Section... .....  9
Changes to General Information Section ..... 11
Updated Outline Dimensions ..... 14
Changes to Ordering Guide ..... 14
1/97—Revision 0: Initial Version
Test Circuits and Switching Characteristics. .....  9
General Information ..... 11
ESD Transient Protection Scheme ..... 11
ESD Testing ..... 12
Applications Information ..... 13
Differential Data Transmission ..... 13
Cable and Data Rate. ..... 13
Outline Dimensions ..... 14
Ordering Guide ..... 14

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$. All specifications $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.
Table 1.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DRIVER |  |  |  |  |  |
| Differential Output Voltage, Vod |  |  | 5.0 | V | $\mathrm{V}_{\text {cC }}=5.25 \mathrm{~V} ; \mathrm{R}=\infty$, see Figure 15 |
|  | 2.0 |  | 5.0 | V | $R=50 \Omega$ (RS-422), see Figure 15 |
|  | 1.5 |  | 5.0 | V | $R=27 \Omega$ (RS-485), see Figure 15 |
|  | 1.5 |  | 5.0 | V | V IN $=-7 \mathrm{~V}$ to +12 V |
| $\Delta \mid$ Vod $\mid$ for Complementary Output States |  |  | 0.2 | V | $\mathrm{R}=27 \Omega$ or $50 \Omega$, see Figure 15 |
| Common-Mode Output Voltage, Voc |  |  | 3 | V | $\mathrm{R}=27 \Omega$ or $50 \Omega$, see Figure 15 |
| $\Delta\left\|V_{o c}\right\|$ for Complementary Output States |  |  | 0.2 | V | $\mathrm{R}=27 \Omega$ or $50 \Omega$ |
| Output Short-Circuit Current (Vout = High) |  |  | 250 | mA | $-7 \mathrm{~V} \leq \mathrm{V}_{0} \leq+12 \mathrm{~V}$ |
| Output Short-Circuit Current (Vout = Low) |  |  | 250 | mA | $-7 \mathrm{~V} \leq \mathrm{V}_{0} \leq+12 \mathrm{~V}$ |
| CMOS Input Logic Threshold Low, $\mathrm{V}_{\text {INL }}$ |  | 1.4 | 0.8 | V |  |
| CMOS Input Logic Threshold High, $\mathrm{V}_{\text {INH }}$ | 2.0 | 1.4 |  | V |  |
| Logic Input Current (DE, DI) |  |  | $\pm 1.0$ | $\mu \mathrm{A}$ |  |
| RECEIVER |  |  |  |  |  |
| Differential Input Threshold Voltage, $\mathrm{V}_{\text {TH }}$ | -0.2 |  | +0.2 | V | $-7 \mathrm{~V} \leq \mathrm{V}_{\text {CM }} \leq+12 \mathrm{~V}$ |
| Input Voltage Hysteresis, $\Delta \mathrm{V}_{\text {TH }}$ |  | 70 |  | mV | $\mathrm{V}_{\text {cm }}=0 \mathrm{~V}$ |
| Input Resistance | 12 |  |  | $\mathrm{k} \Omega$ | $-7 \mathrm{~V} \leq \mathrm{V}_{\text {cm }} \leq+12 \mathrm{~V}$ |
| Input Current (A, B) |  |  | 1 | mA | $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ |
|  | -0.8 |  |  | mA | $\mathrm{V}_{\mathrm{IN}}=-7 \mathrm{~V}$ |
| Logic Enable Input Current ( $\overline{\mathrm{RE}})$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |  |
| CMOS Output Voltage Low, Vol |  |  | 0.4 | V | lout $=4.0 \mathrm{~mA}$ |
| CMOS Output Voltage High, V он $^{\text {¢ }}$ | 4.0 |  |  | V | lout $=-4.0 \mathrm{~mA}$ |
| Short-Circuit Output Current | 7 |  | 85 | mA | $\mathrm{V}_{\text {out }}=\mathrm{GND}$ or $\mathrm{V}_{\text {cc }}$ |
| Three-State Output Leakage Current |  |  | $\pm 2.0$ | $\mu \mathrm{A}$ | $0.4 \mathrm{~V} \leq \mathrm{V}_{\text {out }} \leq 2.4 \mathrm{~V}$ |
| POWER SUPPLY CURRENT |  |  |  |  | Outputs unloaded, receivers enabled |
| Icc |  | 36 | 120 | $\mu \mathrm{A}$ | $D E=0 \mathrm{~V}$ (disabled), $\overline{\mathrm{RE}}=0 \mathrm{~V}$ |
|  |  | 270 | 360 | $\mu \mathrm{A}$ | $D E=5 \mathrm{~V}$ (enabled), $\overline{\mathrm{RE}}=0 \mathrm{~V}$ |
| Supply Current in Shutdown |  | 0.1 | 10 | $\mu \mathrm{A}$ | $\mathrm{DE}=0 \mathrm{~V}, \overline{\mathrm{RE}}=\mathrm{Vcc}$ |
| ESD IMMUNITY |  |  |  |  |  |
| ESD Protection |  | $\pm 15$ |  | kV | HBM air discharge; Pin A, Pin B |

## ADM483E

## TIMING SPECIFICATIONS

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$. All specifications $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.
Table 2.

| Parameter | Min | Typ | Max | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DRIVER |  |  |  |  |  |
| Propagation Delay Input to Output (tplh, $\mathrm{t}_{\text {PhL }}$ ) | 250 |  | 2000 | ns | RL Diff $=54 \Omega, C_{L 1}=C_{L 2}=100 \mathrm{pF}$, see Figure 16 and Figure 17 |
| Driver Output to $\overline{\text { Output }}$ ( $\mathrm{t}_{\text {skew }}$ ) |  | 100 | 800 | ns | $R_{\mathrm{L}}$ Diff $=54 \Omega, C_{\mathrm{L} 1}=C_{\mathrm{L} 2}=100 \mathrm{pF}$, see Figure 16 and Figure 17 |
| Driver Rise/Fall Time ( $\mathrm{t}_{\mathrm{R}}, \mathrm{t}_{\mathrm{F}}$ ) | 250 |  | 2000 | ns | $R_{\mathrm{L}}$ Diff $=54 \Omega, C_{\mathrm{L} 1}=C_{\mathrm{L} 2}=100 \mathrm{pF}$, see Figure 16 and Figure 17 |
| Driver Enable to Output Valid | 250 |  | 2000 | ns | $\mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{L}=100 \mathrm{pF}$, see Figure 18 and Figure 19 |
| Driver Disable Timing | 300 |  | 3000 | ns | $\mathrm{RL}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, see Figure 18 and Figure 19 |
| RECEIVER |  |  |  |  |  |
| Propagation Delay Input to Output (tplh, $\mathrm{t}_{\text {PHL }}$ ) | 250 | 200 | 2000 | ns | $C_{L}=15 \mathrm{pF}$, see Figure 20 |
| Skew ( $\left.\left\|\mathrm{t}_{\text {PLH }}-\mathrm{t}_{\text {PHL }}\right\|\right)$ |  |  |  | ns |  |
| Receiver Enable (tenı) |  | 10 | 50 | ns | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, see Figure 22 |
| Receiver Disable ( $\mathrm{t}_{\mathrm{EN} 2}$ ) |  | 10 | 50 | ns | $R_{L}=1 \mathrm{k} \Omega, C_{L}=15 \mathrm{pF}$, see Figure 22 |
| SHUTDOWN |  |  |  |  |  |
| Time to Shutdown | 50 | 200 | 3000 | ns |  |
| Driver Enable from Shutdown |  |  | 5000 | ns | $\mathrm{R}_{L}=500 \Omega, C_{L}=100 \mathrm{pF}$, see Figure 18 and Figure 19 |
| Receiver Enable from Shutdown |  |  | 5000 | ns | $\mathrm{RL}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, see Figure 22 |

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 3.

| Parameter | Rating |
| :---: | :---: |
| Vcc to GND | -0.5 V to +6 V |
| Digital I/O Voltage (DE, $\overline{\mathrm{RE}}$ ) | -0.5 V to $(\mathrm{V} \mathrm{Cc}+0.5 \mathrm{~V})$ |
| Driver Input Voltage (DI) | -0.5 V to $\left(\mathrm{V}_{\mathrm{cc}}+0.5 \mathrm{~V}\right)$ |
| Receiver Output Voltage (RO) | -0.5 V to $(\mathrm{V} \mathrm{cc}+0.5 \mathrm{~V})$ |
| Driver Output/Receiver Input Voltage (Pin A, Pin B) | -9 V to +14 V |
| ESD Rating: Air (Human Body Model) (Pin A, Pin B) | $\pm 15 \mathrm{kV}$ |
| Power Dissipation 8-Lead SOIC_N | 470 mW |
| $\theta_{\mathrm{jA}}$, Thermal Impedance | $110^{\circ} \mathrm{C} / \mathrm{W}$ |
| Operating Temperature Range |  |
| Industrial (A Version) | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec ) | $300^{\circ} \mathrm{C}$ |
| Vapor Phase ( 60 sec ) | $215^{\circ} \mathrm{C}$ |
| Infrared (15 sec) | $220^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ESD CAUTION

## ADM483E

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration
Table 4. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | RO | Receiver Output. When enabled, if A > B by 200 mV , then RO = high. If A < B by 200 mV , then RO = low. |
| 2 | $\overline{\mathrm{RE}}$ | Receiver Output Enable. A low level enables the receiver output, RO. A high level places the receiver output in a high impedance state. |
| 3 | DE | Driver Output Enable. A high level enables the driver differential outputs, A and B. A low level places the driver differential outputs in a high impedance state. |
| 4 | DI | Driver Input. When the driver is enabled, a logic low on DI forces A low and B high. A logic high on DI forces $A$ high and $B$ low. |
| 5 | GND | Ground Connection, 0 V . |
| 6 | A | Noninverting Receiver Input A/Driver Output A. |
| 7 | B | Inverting Receiver Input B/Driver Output B. |
| 8 | $\mathrm{V}_{\text {cc }}$ | Power Supply, $5 \mathrm{~V} \pm 10 \%$. |

Table 5. Selection Table

| Part No. | Duplex | Data Rate (kbps) | Low Power Shutdown | Tx/Rx Enable | Icc $(\boldsymbol{\mu A})$ | No. of Tx/Rx on Bus | ESD kV |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| ADM483E | Half | 250 | Yes | Yes | 36 | 32 | $\pm 15$ |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 3. Output Current vs. Receiver Output Low Voltage


Figure 4. Output Current vs. Receiver Output High Voltage


Figure 5. Receiver Output High Voltage vs. Temperature


Figure 6. Receiver Output Low Voltage vs. Temperature


Figure 7. Driver Output Current vs. Differential Output Voltage


Figure 8. Driver Differential Output Voltage vs. Temperature

## ADM483E



Figure 9. Output Current vs. Driver Output Low Voltage


Figure 10. Output Current vs. Driver Output High Voltage


Figure 11. ADM483E Supply Current vs. Temperature


Figure 12. Shutdown Current vs. Temperature


Figure 13. ADM483E Receiver $t_{\text {PHL }}$


Figure 14. ADM483E Receiver $t_{\text {PLH }}$ Driven by External RS-485 Device

## TEST CIRCUITS AND SWITCHING CHARACTERISTICS



## ADM483E



## GENERAL INFORMATION

The ADM483E is a robust RS-485 transceiver that operates from a single 5 V supply.
It is ideally suited for operation in electrically harsh environments or where cables may be plugged and unplugged. It is also immune to high RF field strengths without special shielding precautions. The ADM483E is intended for balanced data transmission and complies with both EIA Standards RS-485 and RS-422. It contains a differential line driver and a differential line receiver; it is suitable for half-duplex data transmission because the driver and receiver share the same differential pins.

The input impedance on the ADM 483 E is $12 \mathrm{k} \Omega$, allowing up to 32 transceivers on the differential bus.

The ADM483E operates from a single $5 \mathrm{~V} \pm 10 \%$ power supply. Excessive power dissipation caused by bus contention or by output shorting is prevented by a thermal shutdown circuit. This feature forces the driver output into a high impedance state if, during fault conditions, a significant temperature increase is detected in the internal driver circuitry.
The receiver has a fail-safe feature that results in a logic high output state if the inputs are unconnected (floating).

A high level of robustness is achieved using internal protection circuitry, eliminating the need for external protection components such as transorbs or surge suppressors.

Low electromagnetic emissions are achieved using slew limited drivers, minimizing interference both conducted and radiated.

The ADM483E can transmit at data rates up to 250 kbps .
A typical application for the ADM483E is illustrated in Figure 23. This figure shows a half-duplex link where data may be transferred at rates up to 250 kbps . A terminating resistor is shown at both ends of the link. This termination is not critical because the slew rate is controlled by the ADM483E and reflections are minimized.

The communications network can be extended to include multipoint connections as shown in Figure 26. Up to 32 transceivers can be connected to the bus.


Figure 23. Typical Half-Duplex Link Application
Table 6 and Table 7 show the truth tables for transmitting and receiving.

Table 6. Transmitting Truth Table

| Inputs |  |  | Outputs |  |
| :--- | :--- | :--- | :--- | :--- |
| $\overline{\mathbf{R E}}$ | $\mathbf{D E}$ | DI | $\mathbf{B}$ | $\mathbf{A}$ |
| $\mathrm{X}^{1}$ | 1 | 1 | 0 | 1 |
| $\mathrm{X}^{1}$ | 1 | 0 | 1 | 0 |
| 0 | 0 | $\mathrm{X}^{1}$ | High-Z | High-Z |
| 1 | 0 | $\mathrm{X}^{1}$ | High-Z | High-Z |
| $\mathrm{X}=$ don't care. |  |  |  |  |

Table 7. Receiving Truth Table

| Inputs |  | Outputs |  |
| :--- | :--- | :--- | :--- |
| $\overline{\mathbf{R E}}$ | $\mathbf{D E}$ | $\mathbf{A}-\mathbf{B}$ | $\mathbf{R O}$ |
| 0 | 0 | $\geq+0.2 \mathrm{~V}$ | 1 |
| 0 | 0 | $\leq-0.2 \mathrm{~V}$ | 0 |
| 0 | 0 | Inputs O/C | 1 |
| 1 | 0 | $\mathrm{X}^{1}$ | High-Z |

## ESD TRANSIENT PROTECTION SCHEME

The ADM483E uses protective clamping structures on its inputs and outputs that clamp the voltage to a safe level and dissipate the energy present in ESD (electrostatic discharge).
The protection structure achieves ESD protection up to $\pm 15 \mathrm{kV}$ according to the Human Body Model.

## ADM483E

## ESD TESTING

Two coupling methods are used for ESD testing: contact discharge and air-gap discharge. Contact discharge calls for a direct connection to the unit being tested. Air-gap discharge uses a higher test voltage but does not make direct contact with the unit under test. With air-gap discharge, the discharge gun is moved toward the unit under test, developing an arc across the air gap. This method is influenced by humidity, temperature, barometric pressure, distance, and rate of closure of the discharge gun. The contact discharge method, though less realistic, is more repeatable and is gaining acceptance and preference over the air-gap method.

Although very little energy is contained within an ESD pulse, the extremely fast rise time, coupled with high voltages, can cause failures in unprotected semiconductors. Catastrophic destruction may occur immediately as a result of arcing or heating. Even if catastrophic failure does not occur immediately, the device may suffer from parametric degradation, which can result in degraded performance. The cumulative effects of continuous exposure may eventually lead to complete failure.


Figure 24. ESD Generator
I/O lines are particularly vulnerable to ESD damage. Simply touching or plugging in an I/O cable can result in a static discharge that may damage or completely destroy the interface product connected to the I/O port.

It is, therefore, extremely important to have high levels of ESD protection on the I/O lines.
It is possible that the ESD discharge could induce latch-up in the device under test. Therefore, it is important that ESD testing on the I/O pins be carried out while device power is applied. This type of testing is more representative of a real-world I/O discharge where the equipment is operating normally when the discharge occurs.


Figure 25. Human Body Model ESD Current Waveform
Table 8. ADM483E ESD Test Results

| ESD Test Method | I/O Pins |
| :--- | :--- |
| Human Body Model: Air | $\pm 15 \mathrm{kV}$ |
| Human Body Model: Contact | $\pm 8 \mathrm{kV}$ |

## APPLICATIONS INFORMATION

## DIFFERENTIAL DATA TRANSMISSION

Differential data transmission is used to reliably transmit data at high rates over long distances and through noisy environments. Differential transmission nullifies the effects of ground shifts and noise signals that appear as common-mode voltages on the line. There are two main standards approved by the Electronics Industries Association (EIA) that specify the electrical characteristics of transceivers used in differential data transmission.
The RS-422 standard specifies data rates up to 10 MBaud and line lengths up to 4000 feet. A single driver can drive a transmission line with up to 10 receivers.
To accommodate true multipoint communications, the RS-485 standard was defined. This standard meets or exceeds all the requirements of RS-422 and also allows for up to 32 drivers and 32 receivers to be connected to a single bus. An extended common-mode range of -7 V to +12 V is defined. The most significant difference between RS-422 and RS-485 is the fact that the drivers can be disabled, thereby allowing more than one ( 32 , in fact) to be connected to a single line. Only one driver should be enabled at a time, but the RS- 485 standard contains additional specifications to guarantee device safety in the event of line contention.

## CABLE AND DATA RATE

The transmission line of choice for RS-485 communications is a twisted pair. Twisted pair cable tends to cancel common-mode noise and also cancels the magnetic fields generated by the current flowing through each wire, thereby reducing the effective inductance of the pair.
A typical application showing a multipoint transmission network is shown in Figure 26. An RS-485 transmission line can have as many as 32 transceivers on the bus. Only one driver can transmit at a particular time, but multiple receivers can be enabled simultaneously.


## ADM483E

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 27. 8-Lead Standard Small Outline Package [SOIC_N] Narrow Body
( $R-8$ )
Dimensions shown in millimeters and (inches)
ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option | Ordering Quantity |
| :--- | :--- | :--- | :--- | :--- |
| ADM483EAR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead Standard Small Outline Package (SOIC_N) | R-8 |  |
| ADM483EAR-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead Standard Small Outline Package (SOIC_N) | R-8 | 2500 |
| ADM483EARZ $^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package (SOIC_N) | R-8 |  |
| ADM483EARZ-REEL $^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 -Lead Standard Small Outline Package (SOIC_N) | R-8 | 2500 |

${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.
$\square$
NOTES

## ADM483E

## NOTES

