#### **Features** - Low-voltage and Standard-voltage Operation - $-2.7 (V_{CC} = 2.7V \text{ to } 5.5V)$ - $-1.8 (V_{CC} = 1.8V \text{ to } 5.5V)$ - Internally Organized 128 x 8 (1K), 256 x 8 (2K), 512 x 8 (4K), 1024 x 8 (8K) or 2048 x 8 (16K) - Two-wire Serial Interface - Schmitt Trigger, Filtered Inputs for Noise Suppression - Bidirectional Data Transfer Protocol - 100 kHz (1.8V) and 400 kHz (2.7V, 5V) Compatibility - Write Protect Pin for Hardware Data Protection - · 8-byte Page (1K, 2K), 16-byte Page (4K, 8K, 16K) Write Modes - Partial Page Writes Allowed - Self-timed Write Cycle (5 ms max) - · High-reliability - Endurance: 1 Million Write Cycles - Data Retention: 100 Years - Automotive Devices Available - 8-lead JEDEC PDIP, 8-lead JEDEC SOIC, 8-lead Ultra Thin Mini-MAP (MLP 2x3), 5-lead SOT23, 8-lead TSSOP and 8-ball dBGA2 Packages - Die Sales: Wafer Form, Waffle Pack and Bumped Wafers #### Description The AT24C01A/02/04/08A/16A provides 1024/2048/4096/8192/16384 bits of serial electrically erasable and programmable read-only memory (EEPROM) organized as 128/256/512/1024/2048 words of 8 bits each. The device is optimized for use in many industrial and commercial applications where low-power and low-voltage operation are essential. The AT24C01A/02/04/08A/16A is available in space-saving 8-lead PDIP, 8-lead JEDEC SOIC, 8-lead Ultra Thin Mini-MAP (MLP 2x3), 5-lead SOT23 (AT24C01A/AT24C02/AT24C04), 8-lead TSSOP, and 8-ball dBGA2 packages and is accessed via a Two-wire serial interface. In addition, the entire family is available in 2.7V (2.7V to 5.5V) and 1.8V (1.8V to 5.5V) versions. Table 1. Pin Configuration | Pin Name | e Function | | | |----------|--------------------|--|--| | A0 - A2 | Address Inputs | | | | SDA | Serial Data | | | | SCL | Serial Clock Input | | | | WP | Write Protect | | | | NC | No Connect | | | | GND | Ground | | | | VCC | Power Supply | | | 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw # Two-wire Serial EEPROM 1K (128 x 8) 2K (256 x 8) 4K (512 x 8) 8K (1024 x 8) 16K (2048 x 8) AT24C01A<sup>(1)</sup> AT24C02<sup>(2)</sup> AT24C04 AT24C08A AT24C16A<sup>(3)</sup> Notes: 1. Not Recommended for new design; Please refer to AT24C01B datasheet. Malasiicci Not Recommended for new design; Please refer to AT24C02B datasheet. Not Recommended for new design; Please refer to AT24C16B datasheet 0180Z1-SEEPR-5/07 ### **Absolute Maximum Ratings** | Operating Temperature | 55°C to +125°C | |-------------------------------------------|----------------| | Storage Temperature | 65°C to +150°C | | Voltage on Any Pin with Respect to Ground | 1.0V to +7.0V | | Maximum Operating Voltage | 6.25V | | DC Output Current | 5.0 mA | Figure 1. Block Diagram \*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **Pin Description** 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw **SERIAL CLOCK (SCL):** The SCL input is used to positive edge clock data into each EEPROM device and negative edge clock data out of each device. **SERIAL DATA (SDA):** The SDA pin is bidirectional for serial data transfer. This pin is open-drain driven and may be wire-ORed with any number of other open-drain or open-collector devices. **DEVICE/PAGE ADDRESSES (A2, A1, A0):** The A2, A1 and A0 pins are device address inputs that are hard wired for the AT24C01A and the AT24C02. As many as eight 1K/2K devices may be addressed on a single bus system (device addressing is discussed in detail under the Device Addressing section). The AT24C04 uses the A2 and A1 inputs for hard wire addressing and a total of four 4K devices may be addressed on a single bus system. The A0 pin is a no connect and can be connected to ground. The AT24C08A only uses the A2 input for hardwire addressing and a total of two 8K devices may be addressed on a single bus system. The A0 and A1 pins are no connects and can be connected to ground. The AT24C16A does not use the device address pins, which limits the number of devices on a single bus to one. The A0, A1 and A2 pins are no connects and can be connected to ground. **WRITE PROTECT (WP):** The AT24C01A/02/04/08A/16A has a Write Protect pin that provides hardware data protection. The Write Protect pin allows normal Read/Write operations when connected to ground (GND). When the Write Protect pin is connected to $V_{CC}$ , the write protection feature is enabled and operates as shown in Table 2. **Table 2. Write Protect** | WP Pin | 100 | Part of the Array Protected | | | | | |--------------------|--------------------|-----------------------------|--------------------|--------------------|---------------------|--| | Status | 24C01A | 24C02 | 24C04 | 24C08A | 24C16A | | | At V <sub>CC</sub> | Full (1K)<br>Array | Full (2K)<br>Array | Full (4K)<br>Array | Full (8K)<br>Array | Full (16K)<br>Array | | | At GND | Normal Read/W | /rite Operations | | | | | #### **Memory Organization** **AT24C01A**, **1K SERIAL EEPROM**: Internally organized with 16 pages of 8 bytes each, the 1K requires a 7-bit data word address for random word addressing. **AT24C02**, **2K SERIAL EEPROM**: Internally organized with 32 pages of 8 bytes each, the 2K requires an 8-bit data word address for random word addressing. AT24C04, 4K SERIAL EEPROM: Internally organized with 32 pages of 16 bytes each, the 4K requires a 9-bit data word address for random word addressing. AT24C08A, 8K SERIAL EEPROM: Internally organized with 64 pages of 16 bytes each, the 8K requires a 10-bit data word address for random word addressing. **AT24C16A, 16K SERIAL EEPROM:** Internally organized with 128 pages of 16 bytes each, the 16K requires an 11-bit data word address for random word addressing. Table 3. Pin Capacitance<sup>(1)</sup> Applicable over recommended operating range from $T_A = 25$ °C, f = 1.0 MHz, $V_{CC} = +1.8$ V | Symbol | Test Condition | Max | Units | Conditions | |------------------|----------------------------------------------------------------------------|-----|-------|-----------------------| | C <sub>I/O</sub> | Input/Output Capacitance (SDA) | 8 | pF | V <sub>I/O</sub> = 0V | | C <sub>IN</sub> | Input Capacitance (A <sub>0</sub> , A <sub>1</sub> , A <sub>2</sub> , SCL) | 6 | pF | $V_{IN} = 0V$ | Note: 1. This parameter is characterized and is not 100% tested. Table 4. DC Characteristics Applicable over recommended operating range from: $T_{AI} = -40^{\circ}\text{C}$ to +85°C, $V_{CC} = +1.8\text{V}$ to +5.5V, $V_{CC} = +1.8\text{V}$ to +5.5V (unless otherwise noted) | Symbol | Parameter | Test Condition | Min | Тур | Max | Units | |------------------|-----------------------------------------|-------------------------------------------------------|-----------------------|------|-----------------------|-------| | V <sub>CC1</sub> | Supply Voltage | | 1.8 | M. | 5.5 | V | | V <sub>CC2</sub> | Supply Voltage | 1 | 2.7 | | 5.5 | V | | V <sub>CC3</sub> | Supply Voltage | 1 CO , (T) | 4.5 | | 5.5 | CV | | I <sub>cc</sub> | Supply Current V <sub>CC</sub> = 5.0V | READ at 100 kHz | 4 | 0.4 | 1.0 | mA | | I <sub>cc</sub> | Supply Current V <sub>CC</sub> = 5.0V | WRITE at 100 kHz | <b>.</b> 1 | 2.0 | 3.0 | mA | | I <sub>SB1</sub> | Standby Current V <sub>CC</sub> = 1.8V | $V_{IN} = V_{CC}$ or $V_{SS}$ | | 0.6 | 3.0 | μΑ | | I <sub>SB2</sub> | Standby Current V <sub>CC</sub> = 2.5V | $V_{IN} = V_{CC}$ or $V_{SS}$ | | 1.4 | 4.0 | μА | | I <sub>SB3</sub> | Standby Current V <sub>CC</sub> = 2.7V | $V_{IN} = V_{CC}$ or $V_{SS}$ | | 1.6 | 4.0 | μA | | I <sub>SB4</sub> | Standby Current V <sub>CC</sub> = 5.0V | V <sub>IN</sub> = V <sub>CC</sub> or V <sub>SS</sub> | M. T | 8.0 | 18.0 | μA | | lú C | Input Leakage Current | V <sub>IN</sub> = V <sub>CC</sub> or V <sub>SS</sub> | | 0.10 | 3.0 | μΑ | | I <sub>LO</sub> | Output Leakage Current | V <sub>OUT</sub> = V <sub>CC</sub> or V <sub>SS</sub> | O s. Wh | 0.05 | 3.0 | μA | | V <sub>IL</sub> | Input Low Level <sup>(1)</sup> | 11/11. 001. | -0.6 | N | V <sub>CC</sub> x 0.3 | V | | V <sub>IH</sub> | Input High Level <sup>(1)</sup> | M. Mir. | V <sub>CC</sub> x 0.7 | .41 | V <sub>CC</sub> + 0.5 | V | | V <sub>OL2</sub> | Output Low Level V <sub>CC</sub> = 3.0V | I <sub>OL</sub> = 2.1 mA | COF | 11/1 | 0.4 | V | | V <sub>OL1</sub> | Output Low Level V <sub>CC</sub> = 1.8V | I <sub>OL</sub> = 0.15 mA | $0_{j_0}$ $0_{j_0}$ | | 0.2 | V | Note: 1. $V_{IL}$ min and $V_{IH}$ max are reference only and are not tested. Http://www.100y.com.tw Table 5. AC Characteristics Applicable over recommended operating range from $T_{AI}$ = -40°C to +85°C, $V_{CC}$ = +1.8V to +5.5V, $V_{CC}$ = +2.7V to +5.5V, $V_{CC}$ = 1 TTL Gate and 100 pF (unless otherwise noted) | | and the same of th | 1.8 | 1.8-volt | | 2.7, 5.0-volt | | |--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------|-----------------|---------------|-----------------| | Symbol | Parameter | Min | Max | Min | Max | Units | | f <sub>SCL</sub> | Clock Frequency, SCL | | 100 | -O <sub>2</sub> | 400 | kHz | | $t_{LOW}$ | Clock Pulse Width Low | 4.7 | .00% | 1.2 | | μs | | t <sub>HIGH</sub> | Clock Pulse Width High | 4.0 | 1.70 | 0.6 | | μs | | t <sub>i</sub> | Noise Suppression Time <sup>(1)</sup> | | 100 | 1 CL | 50 | ns | | t <sub>AA</sub> | Clock Low to Data Out Valid | 0.1 | 4.5 | 0.1 | 0.9 | μs | | t <sub>BUF</sub> | Time the bus must be free before a new transmission can start <sup>(1)</sup> | 4.7 | | 1.2 | CON | μs | | t <sub>HD.STA</sub> | Start Hold Time | 4.0 | | 0.6 | | μs | | t <sub>SU.STA</sub> | Start Setup Time | 4.7 | | 0.6 | 11.0 | μs | | t <sub>HD.DAT</sub> | Data In Hold Time | 0 | | 0 | | μs | | t <sub>SU.DAT</sub> | Data In Setup Time | 200 | | 100 | 00, | ns | | t <sub>R</sub> | Inputs Rise Time <sup>(1)</sup> | | 1.0 | | 0.3 | μs | | t <sub>F</sub> | Inputs Fall Time <sup>(1)</sup> | | 300 | | 300 | ns | | t <sub>su.sto</sub> | Stop Setup Time | 4.7 | | 0.6 | 120 | μs | | t <sub>DH</sub> | Data Out Hold Time | 100 | | 50 | | ns | | t <sub>WR</sub> | Write Cycle Time | | 5 | | 5 | ms | | Endurance <sup>(1)</sup> | 5.0V, 25°C, Byte Mode | 1M | N. | 1M | | Write<br>Cycles | Note: 1. This parameter is characterized. #### **Device Operation** 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw **CLOCK and DATA TRANSITIONS:** The SDA pin is normally pulled high with an external device. Data on the SDA pin may change only during SCL low time periods (see gure 4 on page 7). Data changes during SCL high periods will indicate a start or stop ndition as defined below. **TART CONDITION:** A high-to-low transition of SDA with SCL high is a start condition hich must precede any other command (see Figure 5 on page 8). **TOP CONDITION:** A low-to-high transition of SDA with SCL high is a stop condition. After a read sequence, the stop command will place the EEPROM in a standby power mode (see Figure 5 on page 8). **ACKNOWLEDGE:** All addresses and data words are serially transmitted to and from the EEPROM in 8-bit words. The EEPROM sends a zero to acknowledge that it has received each word. This happens during the ninth clock cycle. **STANDBY MODE:** The AT24C01A/02/04/08A/16A features a low-power standby mode which is enabled: (a) upon power-up and (b) after the receipt of the STOP bit and the completion of any internal operations. **MEMORY RESET:** After an interruption in protocol, power loss or system reset, any 2-wire part can be reset by following these steps: - 1. Clock up to 9 cycles. - 2. Look for SDA high in each cycle while SCL is high. - 3. Create a start condition. #### **Bus Timing** Figure 2. SCL: Serial Clock, SDA: Serial Data I/O® 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw ### **Write Cycle Timing** Figure 3. SCL: Serial Clock, SDA: Serial Data I/O Note: 1. The write cycle time t<sub>WR</sub> is the time from a valid stop condition of a write sequence to the end of the internal clear/write cycle. Figure 4. Data Validity 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw Figure 5. Start and Stop Definition Figure 6. Output Acknowledge WWW.100Y.COM.TW #### **Device Addressing** 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw The 1K, 2K, 4K, 8K and 16K EEPROM devices all require an 8-bit device address word following a start condition to enable the chip for a read or write operation (refer to Figure 7). The device address word consists of a mandatory one, zero sequence for the first four most significant bits as shown. This is common to all the EEPROM devices. The next 3 bits are the A2, A1 and A0 device address bits for the 1K/2K EEPROM. These 3 bits must compare to their corresponding hard-wired input pins. The 4K EEPROM only uses the A2 and A1 device address bits with the third bit being a memory page address bit. The two device address bits must compare to their corresponding hard-wired input pins. The A0 pin is no connect. The 8K EEPROM only uses the A2 device address bit with the next 2 bits being for memory page addressing. The A2 bit must compare to its corresponding hard-wired input pin. The A1 and A0 pins are no connect. The 16K does not use any device address bits but instead the 3 bits are used for memory page addressing. These page addressing bits on the 4K, 8K and 16K devices should be considered the most significant bits of the data word address which follows. The A0, A1 and A2 pins are no connect. The eighth bit of the device address is the read/write operation select bit. A read operation is initiated if this bit is high and a write operation is initiated if this bit is low. Upon a compare of the device address, the EEPROM will output a zero. If a compare is not made, the chip will return to a standby state. ### **Write Operations** **BYTE WRITE:** A write operation requires an 8-bit data word address following the device address word and acknowledgment. Upon receipt of this address, the EEPROM will again respond with a zero and then clock in the first 8-bit data word. Following receipt of the 8-bit data word, the EEPROM will output a zero and the addressing device, such as a microcontroller, must terminate the write sequence with a stop condition. At this time the EEPROM enters an internally timed write cycle, t<sub>WR</sub>, to the nonvolatile memory. All inputs are disabled during this write cycle and the EEPROM will not respond until the write is complete (see Figure 8 on page 11). **PAGE WRITE:** The 1K/2K EEPROM is capable of an 8-byte page write, and the 4K, 8K and 16K devices are capable of 16-byte page writes. A page write is initiated the same as a byte write, but the microcontroller does not send a stop condition after the first data word is clocked in. Instead, after the EEPROM acknowledges receipt of the first data word, the microcontroller can transmit up to seven (1K/2K) or fifteen (4K, 8K, 16K) more data words. The EEPROM will respond with a zero after each data word received. The microcontroller must terminate the page write sequence with a stop condition (see Figure 9 on page 11). The data word address lower three (1K/2K) or four (4K, 8K, 16K) bits are internally incremented following the receipt of each data word. The higher data word address bits are not incremented, retaining the memory page row location. When the word address, internally generated, reaches the page boundary, the following byte is placed at the beginning of the same page. If more than eight (1K/2K) or sixteen (4K, 8K, 16K) data words are transmitted to the EEPROM, the data word address will "roll over" and previous data will be overwritten. 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw **ACKNOWLEDGE POLLING:** Once the internally timed write cycle has started and the EEPROM inputs are disabled, acknowledge polling can be initiated. This involves sending a start condition followed by the device address word. The read/write bit is representative of the operation desired. Only if the internal write cycle has completed will the EEPROM respond with a zero allowing the read or write sequence to continue. #### Read Operations Read operations are initiated the same way as write operations with the exception that the read/write select bit in the device address word is set to one. There are three read operations: current address read, random address read and sequential read. **CURRENT ADDRESS READ:** The internal data word address counter maintains the last address accessed during the last read or write operation, incremented by one. This address stays valid between operations as long as the chip power is maintained. The address "roll over" during read is from the last byte of the last memory page to the first byte of the first page. The address "roll over" during write is from the last byte of the current page to the first byte of the same page. Once the device address with the read/write select bit set to one is clocked in and acknowledged by the EEPROM, the current address data word is serially clocked out. The microcontroller does not respond with an input zero but does generate a following stop condition (see Figure 10 on page 12). **RANDOM READ:** A random read requires a "dummy" byte write sequence to load in the data word address. Once the device address word and data word address are clocked in and acknowledged by the EEPROM, the microcontroller must generate another start condition. The microcontroller now initiates a current address read by sending a device address with the read/write select bit high. The EEPROM acknowledges the device address and serially clocks out the data word. The microcontroller does not respond with a zero but does generate a following stop condition (see Figure 11 on page 12). **SEQUENTIAL READ:** Sequential reads are initiated by either a current address read or a random address read. After the microcontroller receives a data word, it responds with an acknowledge. As long as the EEPROM receives an acknowledge, it will continue to increment the data word address and serially clock out sequential data words. When the memory address limit is reached, the data word address will "roll over" and the sequential read will continue. The sequential read operation is terminated when the microcontroller does not respond with a zero but does generate a following stop condition (see Figure 12 on page 12). Figure 7. Device Address Figure 8. Byte Write Figure 9. Page Write Figure 10. Current Address Read Figure 11. Random Read (\* = DON'T CARE bit for 1K) Figure 12. Sequential Read ### AT24C01A Ordering Information<sup>(1)</sup> | Ordering Code | Package | Operation Range | |-------------------------------------------------------------|----------|-------------------------------------------| | AT24C01A-10PU-2.7 <sup>(2)</sup> | 8P3 | CO | | AT24C01A-10PU-1.8 <sup>(2)</sup> | 8P3 | N. ON. | | AT24C01A-10SU-2.7 <sup>(2)</sup> | 8S1 | | | AT24C01A-10SU-1.8 <sup>(2)</sup> | 8S1 | | | AT24C01A-10TU-2.7 <sup>(2)</sup> | 8A2 | Lead-free/Halogen-free/ | | AT24C01A-10TU-1.8 <sup>(2)</sup> | 8A2 | Industrial Temperature | | AT24C01A-10TSU-1.8 <sup>(2)</sup> | 5TS1 | (-40°C to 85°C) | | AT24C01AU3-10UU-1.8 <sup>(2)</sup> | 8U31 | 100 CON UN | | AT24C01AY1-10YU-1.8 <sup>(2)</sup> (Not recommended for new | 8Y1 | N. M. M. | | design) | 8Y6 | 100, 60, 11 | | AT24C01AY6-10YH-1.8 <sup>(3)</sup> | | M. W. W. | | AT24C01A-W1.8-11 <sup>(4)</sup> | Die Sale | Industrial Temperature<br>(–40°C to 85°C) | Notes: 1. This device is not recommended for new design. Please refer to AT24C01B datasheet. For 2.7V devices used in the 4.5V to 5.5V range, please refer to performance values in the AC and DC characteristics table. - 2. "U" designates Green Package + RoHS compliant. - 3. "H" designates Green Package + RoHS compliant, with NiPdAu Lead Finish. - 4. Available in waffle pack and wafer form; order as SL788 for inkless wafer form. Bumped die available upon request. Please contact Serial EEPROM Marketing. | M. | Package Type | |-------|-----------------------------------------------------------------------------------------------------------| | 8P3 | 8-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP) | | 8S1 | 8-lead, 0.150" Wide, Plastic Gull Wing Small Outline (JEDEC SOIC) | | 8A2 | 8-lead, 4.4 mm Body, Plastic Thin Shrink Small Outline Package (TSSOP) | | 8Y1 | 8-lead, 4.90 mm x 3.00 mm Body, Dual Footprint, Non-leaded, Miniature Array Package (MAP) | | 8Y6 | 8-lead, 2.00 x 3.00 mm Body, 0.50 mm Pitch, Ultra Thin Mini-MAP, Dual No Lead Package (DFN), (MLP 2x3 mm) | | 5TS1 | 5-lead, 2.90 mm x 1.60 mm Body, Plastic Thin Shrink Small Outline Package (SOT23) | | 8U3-1 | 8-ball, die Ball Grid Away Package (dBGA2) | | | Options | | -2.7 | Low-voltage (2.7V to 5.5V) | | -1.8 | Low-voltage (1.8V to 5.5V) | 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw ### AT24C02 Ordering Information<sup>(1)</sup> | Ordering Code | Package | Operation Range | |-----------------------------------|----------|-------------------------| | AT24C02-10PU-2.7 <sup>(2)</sup> | 8P3 | | | AT24C02-10PU-1.8 <sup>(2)</sup> | 8P3 | | | AT24C02N-10SU-2.7 <sup>(2)</sup> | 8S1 | | | AT24C02N-10SU-1.8 <sup>(2)</sup> | 8S1 | Lead-free/Halogen-free/ | | AT24C02-10TU-2.7 <sup>(2)</sup> | 8A2 | Industrial Temperature | | AT24C02-10TU-1.8 <sup>(2)</sup> | 8A2 | (–40°C to 85°C) | | AT24C02Y1-10YU-1.8 <sup>(2)</sup> | 8Y1 | | | AT24C02-10TSU-1.8 <sup>(2)</sup> | 5TS1 | 1 100 CON WA | | AT24C02U3-10UU-1.8 <sup>(2)</sup> | 8U3-1 | | | AT24C02-W2.7-11 <sup>(3)</sup> | Die Sale | Industrial Temperature | | | | (–40°C to 85°C) | Notes: - 1. This device is not recommended for new design. Please refer to AT24C02B datasheet. For 2.7V devices used in the 4.5V to 5.5V range, please refer to performance values in the AC and DC characteristics table. - 2. "U" designates Green Package + RoHS compliant. - 3. Available in waffle pack and wafer form; order as SL719 for wafer form. Bumped die available upon request. Please contact Serial EEPROM Marketing. | | Package Type | |-------|-------------------------------------------------------------------------------------------| | 8P3 | 8-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP) | | 8S1 | 8-lead, 0.150" Wide, Plastic Gull Wing Small Outline (JEDEC SOIC) | | 8A2 | 8-lead, 4.4 mm Body, Plastic Thin Shrink Small Outline Package (TSSOP) | | 8Y1 | 8-lead, 4.90 mm x 3.00 mm Body, Dual Footprint, Non-leaded, Miniature Array Package (MAP) | | 5TS1 | 5-lead, 2.90 mm x 1.60 mm Body, Plastic Thin Shrink Small Outline Package (SOT23) | | 8U3-1 | 8-ball, die Ball Grid Away Package (dBGA2) | | | Options | | -2.7 | Low-voltage (2.7V to 5.5V) | | -1.8 | Low-voltage (1.8V to 5.5V) | ### AT24C04 Ordering Information<sup>(1)</sup> | Ordering Code | Package | Operation Range | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------------| | AT24C04-10PU-2.7 <sup>(2)</sup> AT24C04-10PU-1.8 <sup>(2)</sup> AT24C04N-10SU-2.7 <sup>(2)</sup> AT24C04N-10SU-1.8 <sup>(2)</sup> AT24C04-10TU-2.7 <sup>(2)</sup> AT24C04-10TU-1.8 <sup>(2)</sup> AT24C04Y1-10YU-1.8 <sup>(2)</sup> (Not recommended for new design) | 8P3<br>8P3<br>8S1<br>8S1<br>8A2<br>8A2<br>8Y1 | Lead-free/Halogen-free/<br>Industrial Temperature<br>(–40°C to 85°C) | | AT24C04Y6-10YH-1.8 <sup>(3)</sup> AT24C04-10TSU-1.8 <sup>(2)</sup> AT24C04U3-10UU-1.8 <sup>(2)</sup> | 8Y6<br>5TS1<br>8U3-1 | N.100X'COM'IA | | AT24C04-W1.8-11 <sup>(4)</sup> | Die Sale | Industrial Temperature<br>(–40°C to 85°C) | Notes: 1. For 2.7V devices used in the 4.5V to 5.5V range, please refer to performance values in the AC and DC characteristics table. 2. "U" designates Green Package + RoHS compliant. 3. "H" designates Green Package + RoHS compliant, with NiPdAu Lead Finish. 4. Available in waffle pack and wafer form; order as SL788 for inkless wafer form. Bumped die available upon request. Please contact Serial EEPROM Marketing. | M.J. | Package Type | |-------|-----------------------------------------------------------------------------------------------------------| | 8P3 | 8-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP) | | 8S1 | 8-lead, 0.150" Wide, Plastic Gull Wing Small Outline (JEDEC SOIC) | | 8A2 | 8-lead, 4.4 mm Body, Plastic Thin Shrink Small Outline Package (TSSOP) | | 8Y1 | 8-lead, 4.90 mm x 3.00 mm Body, Dual Footprint, Non-leaded, Miniature Array Package (MAP) | | 8Y6 | 8-lead, 2.00 x 3.00 mm Body, 0.50 mm Pitch, Ultra Thin Mini-MAP, Dual No Lead Package (DFN), (MLP 2x3 mm) | | 5TS1 | 5-lead, 2.90 mm x 1.60 mm Body, Plastic Thin Shrink Small Outline Package (SOT23) | | 8U3-1 | 8-ball, die Ball Grid Away Package (dBGA2) | | | Options | | -2.7 | Low-voltage (2.7V to 5.5V) | | -1.8 | Low-voltage (1.8V to 5.5V) | ### AT24C08A Ordering Information<sup>(1)</sup> | Ordering Code | Package | Operation Range | |---------------------------------------------------------------------|----------|-------------------------------------------| | AT24C08A-10PU-2.7 <sup>(2)</sup> | 8P3 | | | AT24C08A-10PU-1.8 <sup>(2)</sup> | 8P3 | COLLIN | | AT24C08AN-10SU-2.7 <sup>(2)</sup> | 8S1 | J. O. O. C. M. | | AT24C08AN-10SU-1.8 <sup>(2)</sup> | 8S1 | Lead-free/Halogen-free/ | | AT24C08A-10TU-2.7 <sup>(2)</sup> | 8A2 | Industrial Temperature | | AT24C08A-10TU-1.8 <sup>(2)</sup> | 8A2 | (-40°C to 85°C) | | AT24C08AY1-10YU-1.8 <sup>(2)</sup> (Not recommended for new design) | 8Y1 | Jo. 4 Co. W.J. | | AT24C08AY6-10YH-1.8 <sup>(3)</sup> | 8Y6 | 100 2 40 24 | | AT24C08AU2-10UU-1.8 <sup>(2</sup> | 8U2-1 | M., 001. 0M., | | AT24C08A-W1.8-11 <sup>(4)</sup> | Die Sale | Industrial Temperature<br>(–40°C to 85°C) | Notes: 1. For 2.7V devices used in the 4.5V to 5.5V range, please refer to performance values in the AC and DC characteristics table. 2. "U" designates Green Package + RoHS compliant. 3. "H" designates Green Package + RoHS compliant, with NiPdAu Lead Finish. 4. Available in waffle pack and wafer form; order as SL788 for inkless wafer form. Bumped die available upon request. Please contact Serial EEPROM Marketing. | 11.100 | Package Type | |--------|-----------------------------------------------------------------------------------------------------------| | 8P3 | 8-pin, 0.300" Wide, Plastic Dual Inline Package (PDIP) | | 8S1 | 8-lead, 0.150" Wide, Plastic Gull Wing Small Outline (JEDEC SOIC) | | 8A2 | 8-lead, 4.4 mm Body, Plastic Thin Shrink Small Outline Package (TSSOP) | | 8Y1 | 8-lead, 4.90 mm x 3.00 mm Body, Dual Footprint, Non-leaded, Miniature Array Package (MAP) | | 8Y6 | 8-lead, 2.00 x 3.00 mm Body, 0.50 mm Pitch, Ultra Thin Mini-MAP, Dual No Lead Package (DFN), (MLP 2x3 mm) | | 8U2-1 | 8-ball, die Ball Grid Array Package (dBGA2) | | | Options | | -2.7 | Low Voltage (2.7V to 5.5V) | | -1.8 | Low Voltage (1.8V to 5.5V) | 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw ## AT24C16A Ordering Information<sup>(1)</sup> | Ordering Code | Package | Operation Range | |-------------------------------------------------------------|----------|-------------------------------------------| | AT24C16A-10PU-2.7 <sup>(2)</sup> | 8P3 | | | AT24C16A-10PU-1.8 <sup>(2)</sup> | 8P3 | 100, 11, | | AT24C16AN-10SU-2.7 <sup>(2)</sup> | 8S1 | J. COM. | | AT24C16AN-10SU-1.8 <sup>(2)</sup> | 8S1 | Lead-free/Halogen-free/ | | AT24C16A-10TU-2.7 <sup>(2)</sup> | 8A2 | Industrial Temperature | | AT24C16A-10TU-1.8 <sup>(2)</sup> | 8A2 | (–40°C to 85°C) | | AT24C16AY1-10YU-1.8 <sup>(2)</sup> (Not recommended for new | | (-40 0 10 65 0) | | design) | 8Y1 | 300 | | AT24C16AY6-10YH-1.8 <sup>(3)</sup> | 8Y6 | 1001. 20 July 21 | | AT24C16AU2-10UU-1.8 <sup>(2)</sup> | 8U2-1 | W.10 of Co 11:1 | | AT24C16A-W1.8-11 <sup>(3)</sup> | Die Sale | Industrial Temperature<br>(–40°C to 85°C) | Notes: - 1. This device is not recommended for new design. Please refer to AT24C16B datasheet. For 2.7V devices used in the 4.5V to 5.5V range, please refer to performance values in the AC and DC characteristics table. - 2. "U" designates Green Package + RoHS compliant. - 3. "H" designates Green Package + RoHS compliant, with NiPdAu Lead Finish. - 4. Available in waffle pack and wafer form; order as SL788 for inkless wafer form. Bumped die available upon request. Please contact Serial EEPROM Marketing. | 11 | Package Type | |-------|-----------------------------------------------------------------------------------------------------------| | 8P3 | 8-pin, 0.300" Wide, Plastic Dual Inline Package (PDIP) | | 8S1 | 8-lead, 0.150" Wide, Plastic Gull Wing Small Outline (JEDEC SOIC) | | 8A2 | 8-lead, 0.170" Wide, Thin Shrink Small Outline Package (TSSOP) | | 8Y1 | 8-lead, 4.90 mm x 3.00 mm Body, Dual Footprint, Non-leaded, Miniature Array Package (MAP) | | 8Y6 | 8-lead, 2.00 x 3.00 mm Body, 0.50 mm Pitch, Ultra Thin Mini-MAP, Dual No Lead Package (DFN), (MLP 2x3 mm) | | 8U2-1 | 8-ball, die Ball Grid Array Package (dBGA2) | | | Options | | -2.7 | Low Voltage (2.7V to 5.5V) | | -1.8 | Low Voltage (1.8V to 5.5V) | **Packaging Information** #### **8P3 - PDIP** **End View** #### **COMMON DIMENSIONS** (Unit of Measure = inches) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|-------|-----------|-------|------| | Α | _ | | 0.210 | 2 | | A2 | 0.115 | 0.130 | 0.195 | 134 | | b | 0.014 | 0.018 | 0.022 | 5 | | b2 | 0.045 | 0.060 | 0.070 | 6 | | b3 | 0.030 | 0.039 | 0.045 | 6 | | С | 0.008 | 0.010 | 0.014 | | | D | 0.355 | 0.365 | 0.400 | 3 | | D1 | 0.005 | _ | - | 3 | | E | 0.300 | 0.310 | 0.325 | 4 | | E1 | 0.240 | 0.250 | 0.280 | 3 | | е | | 0.100 BSC | ) | | | eA | | 0.300 BSC | | 4 | | L | 0.115 | 0.130 | 0.150 | 2 | #### Notes: - This drawing is for general information only; refer to JEDEC Drawing MS-001, Variation BA, for additional information. Dimensions A and L are measured with the package seated in JEDEC seating plane Gauge GS-3. D, D1 and E1 dimensions do not include mold Flash or protrusions. Mold Flash or protrusions shall not exceed 0.010 inch. - 4. E and eA measured with the leads constrained to be perpendicular to datum. - 5. Pointed or rounded lead tips are preferred to ease insertion. - 6. b2 and b3 maximum dimensions do not include Dambar protrusions. Dambar protrusions shall not exceed 0.010 (0.25 mm). 01/09/02 | | TITLE | DRAWING NO. | REV. | |--------------------------------------------|--------------------------------------------------------------------|-------------|------| | 2325 Orchard Parkway<br>San Jose, CA 95131 | 8P3, 8-lead, 0.300" Wide Body, Plastic Dual In-line Package (PDIP) | 8P3 | В | 8S1 - JEDEC SOIC 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw Top View Side View **End View** #### COMMON DIMENSIONS (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|------|----------|------|------| | Α | 1.35 | _ | 1.75 | 1 | | A1 | 0.10 | _ | 0.25 | | | b | 0.31 | _ | 0.51 | | | С | 0.17 | _ | 0.25 | | | D | 4.80 | - 1 | 5.00 | | | E1 | 3.81 | _ | 3.99 | -01 | | E | 5.79 | - | 6.20 | | | е | 1 | 1.27 BSC | ( | | | 0 7 | 0.40 | | 1.27 | | | Ø | 0° | 1 | 8° | | Note: These drawings are for general information only. Refer to JEDEC Drawing MS-012, Variation AA for proper dimensions, tolerances, datums, etc. 10/7/03 1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TITLE 8S1, 8-lead (0.150" Wide Body), Plastic Gull Wing Small Outline (JEDEC SOIC) BS1 REV. Http://www.100y.com.tw #### 8A2 - TSSOP Top View Side View **End View** #### **COMMON DIMENSIONS** (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|------|----------|------|------| | D | 2.90 | 3.00 | 3.10 | 2, 5 | | E | | 6.40 BSC | | | | E1 | 4.30 | 4.40 | 4.50 | 3, 5 | | A | - | _ | 1.20 | | | A2 | 0.80 | 1.00 | 1.05 | | | b | 0.19 | <b>-</b> | 0.30 | 4 | | e | | 0.65 BSC | | | | (1) | 0.45 | 0.60 | 0.75 | | | L1 | | 1.00 REF | | | Notes: 1. This drawing is for general information only. Refer to JEDEC Drawing MO-153, Variation AA, for proper dimensions, tolerances, datums, etc. - 2. Dimension D does not include mold Flash, protrusions or gate burrs. Mold Flash, protrusions and gate burrs shall not exceed 0.15 mm (0.006 in) per side. - 3. Dimension E1 does not include inter-lead Flash or protrusions. Inter-lead Flash and protrusions shall not exceed 0.25 mm (0.010 in) per side. - 4. Dimension b does not include Dambar protrusion. Allowable Dambar protrusion shall be 0.08 mm total in excess of the b dimension at maximum material condition. Dambar cannot be located on the lower radius of the foot. Minimum space between protrusion and adjacent lead is 0.07 mm. - 5. Dimension D and E1 to be determined at Datum Plane H. 5/30/02 2325 Orchard Parkway San Jose, CA 95131 8A2, 8-lead, 4.4 mm Body, Plastic Thin Shrink Small Outline Package (TSSOP) DRAWING NO. REV. 8A2 В #### 8Y1 - MAP #### 8Y6 - Mini-MAP (MLP 2x3 mm) Notes: - This drawing is for general information only. Refer to JEDEC Drawing MO-229, for proper dimensions, tolerances, datums, etc. - Dimension b applies to metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip. If the terminal has the optional radius on the other end of the terminal, the dimension should not be measured in that radius area. 8/26/05 | | | DRAWING NO. | REV. | |--------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------|------| | 2325 Orchard Parkway<br>San Jose, CA 95131 | <b>8Y6</b> , 8-lead 2.0 x 3.0 mm Body, 0.50 mm Pitch, Utlra Thin Mini-Map, Dual No Lead Package (DFN) ,(MLP 2x3) | 8Y6 | С | #### 5TS1 - SOT23 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw **End View** ### **COMMON DIMENSIONS** (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|------|----------|------|------| | Α | _ | 4 | 1.10 | | | A1 | 0.00 | | 0.10 | | | A2 | 0.70 | 0.90 | 1.00 | | | С | 0.08 | 1 | 0.20 | 4 | | D | ~0] | 2.90 BSC | | 2, 3 | | E | | 2.80 BSC | | 2, 3 | | E1 | | 1.60 BSC | | 2, 3 | | L1 | | 0.60 REF | | 1 | | е | U - | 0.95 BSC | | 7 | | e1 | | 1.90 BSC | 1. | -1 | | b | 0.30 | 1 C | 0.50 | 4, 5 | - NOTES: 1. This drawing is for general information only. Refer to JEDEC Drawing MO-193, Variation AB, for additional information. - Dimension D does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.15 mm per side. - 3. The package top may be smaller than the package bottom. Dimensions D and E1 are determined at the outermost extremes of the plastic body exclusive of mold flash, tie bar burrs, gate burrs, and interlead flash, but including any mismatch between the top and bottom of the plastic body. - These dimensions apply to the flat section of the lead between 0.08 mm and 0.15 mm from the lead tip. - 5. Dimension "b" does not include Dambar protrusion. Allowable Dambar protrusion shall be 0.08 mm total in excess of the "b" dimension at maximum material condition. The Dambar cannot be located on the lower radius of the foot. Minimum space between protrusion and an adjacent lead shall not be less than 0.07 mm. 6/25/03 1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TITLE 5TS1, 5-lead, 1.60 mm Body, Plastic Thin Shrink Small Outline Package (SHRINK SOT) DRAWING NO. REV. PO5TS1 A #### 8U2 - dBGA2 特力材料886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw Side View #### **COMMON DIMENSIONS** (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|----------|----------|------|----------| | D | | | 5.10 | 1 | | D1 | | 1.43 TYP | | | | E | | | 3.25 | | | E1 | | 1.25 TYP | | | | е | | 0.75 TYP | | | | d | 0.75 TYP | | | | | Α | | 0.90 REF | | | | A1 | 0.49 | 0.52 | 0.55 | <b>-</b> | | A2 | 0.35 | 0.38 | 0.41 | | | Øb | 0.47 | 0.50 | 0.53 | | Notes: 1. These drawings are for general information only. No JEDEC Drawing to refer to for additional information. 2. Dimension is measured at the maximum solder ball diameter, parallel to primary datum Z. 02/04/02 1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TITLE 8U2, 8-ball 0.75 pitch, Die Ball Grid Array Package (dBGA) AT24C512 (AT19870) DRAWING NO. 8U2 REV. ### 8U3-1 - dBGA2 1. Dimension "b" is measured at the maximum solder ball diameter. 8 SOLDER BALLS This drawing is for general information only. Side View #### **COMMON DIMENSIONS** (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | | | |--------|----------|----------|------|-------------|--|--| | Α | 0.71 | 0.81 | 0.91 | M | | | | A1 | 0.10 | 0.15 | 0.20 | | | | | A2 | 0.40 | 0.45 | 0.50 | | | | | b | 0.20 | 0.25 | 0.30 | | | | | D | | 1.50 BSC | *1 | | | | | E | 2.00 BSC | | | | | | | е | 0.50 BSC | | | | | | | e1 | 1 C | 0.25 REF | | | | | | d | | 1.00 BSC | | 1 | | | | d1 | 21 | 0.25 REF | | | | | | | - | | | <del></del> | | | 6/24/03 1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 **8U3-1**, 8-ball, 1.50 x 2.00 mm Body, 0.50 mm pitch, Small Die Ball Grid Array Package (dBGA2) DRAWING NO. PO8U3-1 REV. Α ### **Revision History** | Doc. No. | Date | Comments | |----------|--------|-------------------------------------------------------------| | 0180Z1 | 5/2007 | Implemented revision history. Changed formatting on page 16 |