April 2014 # FAN4800AU / FAN4800CU PFC/ PWM Controller Combination 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw #### **Features** - Pin-to-Pin Compatible with ML4800, FAN4800, CM6800, and CM6800A - PWM Configurable for Current-Mode or Feed-Forward Voltage-Mode Operation - Internally Synchronized Leading-Edge PFC and Trailing-Edge PWM in One IC - Low Operating Current - Innovative Switching-Charge Multiplier Divider - Average-Current-Mode for Input-Current Shaping - PFC Over-Voltage and Under-Voltage Protections - PFC Feedback Open-Loop Protection - Cycle-by-Cycle Current Limiting for PFC/PWM - Power-on Sequence Control and Soft-Start - Line Sagging Protection - f<sub>RTCT</sub>=4•f<sub>PFC</sub>=4•f<sub>PWM</sub> for FAN4800AU - f<sub>RTCT</sub>=4•f<sub>PFC</sub>=2•f<sub>PWM</sub> for FAN4800CU #### **Applications** - Desktop PC Power Supply - Internet Server Power Supply - LCD TV/ Monitor Power Supply - UPS - Battery Charger - DC Motor Power Supply - Monitor Power Supply - Telecom System Power Supply - Distributed Power #### Related Resources AN-8027 — FAN480X PFC+PWM Combination Controller Application #### **Description** The highly integrated FAN4800AU/CU parts are specially designed for power supplies that consist of boost PFC and PWM. They require very few external components to achieve versatile protections and compensation. They are available in 16-pin DIP and SOP packages. The PWM can be used in current or Voltage Mode. In Voltage Mode, feed-forward from the PFC output bus can reduce secondary output ripple. To evaluate FAN4800AU/CU for replacing existing FAN4800A/C, FAN4800AS/CS, old version FAN4800 and ML4800 boards, six things must be completed before the fine-tuning procedure: - 1. Change $R_{AC}$ resistor from the old value to a higher resistor value: 6 M $\Omega$ to 8 M $\Omega$ . - 2. Change RT/CT pin from the existing values to $R_T$ =6.8 k $\Omega$ and $C_T$ =1000 pF to have $f_{PFC}$ =64 kHz and $f_{PWM}$ =64 kHz. - 3. The VRMS pin needs to be 1.224 V at $V_{IN}$ =85 $V_{AC}$ for universal input application with line input from 85 $V_{AC}$ to 270 $V_{AC}$ . - Change ISENSE pin filter from the exiting values to R<sub>Filter</sub>=51 Ω and C<sub>Filter</sub>=0.01 μF for higher bandwidth. - 5. At full load, the average $V_{VEA}$ must be ~4.5 V and ripple on $V_{VEA}$ needs to be less than 400 mV. - 6. For the SS pin, the soft-start current has been reduced to half the FAN4800 capacitor. There are two differences from FAN4800AS/CS to FAN4800AU/CU: - Add Line Sagging Protection - Fix Inductance Current Instability during AC Cycle Drop Test # **Ordering Information** | Part Number | Operating<br>Temperature Range | PFC:PWM<br>Frequency<br>Ratio | Package | Packing<br>Method | | |-------------|--------------------------------|-------------------------------|-------------------------------------|-------------------|--| | FAN4800AUN | MAIN. TOOX.CO. | 1:2 | AC Die Dual Inline Dealesse (DID) | Tubo | | | FAN4800CUN | 4000 4 40500 | 1:2 | 16-Pin Dual Inline Package (DIP) | Tube | | | FAN4800AUM | -40°C to +105°C | 1:1 | 40 Din Coroll Outline Dealers (COD) | Tape & Reel | | | FAN4800CUM | W. 100 2. CO | 1:2 | 16-Pin Small Outline Package (SOP) | | | # **Block Diagram** Figure 1. Function Block Diagram WWW.100Y.COM. #### **Marking Information** Figure 4. DIP Top Mark - F Fairchild Logo Z – Plant Code - X 1-Digit Year Code - YY 2-Digit Week Code - TT 2-Digit Die-Run Code - T Package Type (N:DIP) - M Manufacture Flow Code Figure 5. SOP Top Mark - F Fairchild Logo - Z Plant Code - X 1-Digit Year Code - Y 1-Digit Week Code - TT 2-Digit Die-Run Code - T Package Type (M:SOP) - M Manufacture Flow Code WWW.100Y.CON # Pin Configuration Figure 6. Pin Configuration (Top View) #### **Pin Definitions** | Pin# | Name | Description | |------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.10 | IEA | Output of PFC Current Amplifier. The signal from this pin is compared with an internal sawtooth to determine the pulse width for the PFC gate drive. | | 2 | IAC | Input AC Current. For normal operation, this input provides a current reference for the multiplier. The suggested maximum I <sub>AC</sub> is 65 μA. | | 3 | ISENSE | <b>PFC Current Sense</b> . The inverting input of the PFC current amplifier and the output of multiplier and PFC I <sub>LIMIT</sub> comparator. | | 4 | VRMS | Line-Voltage Detection. The pin is used for the PFC multiplier. | | 5 | SS | <b>PWM Soft-Start</b> . During startup, the SS pin charges an external capacitor with a 10 μA constant current source. The voltage on FBPWM is clamped by SS during startup. If a protection condition occurs and/or PWM is disabled, the SS pin is quickly discharged. | | 6 | FBPWM | PWM Feedback Input. The control input for voltage-loop feedback of PWM stage. | | 7 | RT/CT | Oscillator RC Timing Connection. Oscillator timing node; timing set by R <sub>T</sub> and C <sub>T</sub> . | | 8 | RAMP | <b>PWM RAMP Input</b> . In Current Mode, this pin functions as the current-sense input. In Voltage Mode, it is the feed-forward sense input from PFC output 380 V (feed-forward ramp). | | 9 | ILIMIT | Peak Current Limit Setting for PWM. The peak current limit setting for PWM. | | 10 | GND | Ground | | 11 | OPWM | <b>PWM Gate Drive</b> . The totem-pole output drive for the PWM MOSFET. This pin is internally clamped under 19 V to protect the MOSFET. | | 12 | OPFC | <b>PFC Gate Drive</b> . The totem-pole output drive for PFC MOSFET. This pin is internally clamped under 15 V to protect the MOSFET. | | 13 | VDD | <b>Supply</b> . The power supply pin. The threshold voltages for startup and turn-off are 11 V and 9.3 V, respectively. The operating current is lower than 10 mA. | | 14 | VREF | Reference Voltage. Buffered output for the internal 7.5 V reference. | | 15 | FBPFC | Voltage Feedback Input for PFC. The feedback input for PFC voltage loop. The inverting input of PFC error amplifier. This pin is connected to the PFC output through a divider network. | | 16 | VEA | Output of PFC Voltage Amplifier. The error amplifier output for PFC voltage feedback loop. A compensation network is connected between this pin and ground. | | 16 | VEA | Output of PFC Voltage Amplifier. The error amplifier output for PFC voltage feedba | WWW.100Y.COM #### **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Symbol | Parameter | | | Max. | Unit | |----------------------|-----------------------------------------|--------------------------------------|----------|--------------------------|------------| | $V_{DD}$ | DC Supply Voltage | | WTI | 30 | V | | V <sub>H</sub> | Voltage on SS, FBPWM, RAMP, VREF Pir | ns VVV | -0.3 | 30.0 | V | | V <sub>PFC-OUT</sub> | Voltage on OPFC Pin | WWW.100Y.C | OM.TV | V <sub>DD</sub><br>+0.3V | V | | V <sub>PWM-OUT</sub> | Voltage on OPWM Pin | MANATOOX. | COM.T | V <sub>DD</sub><br>+0.3V | V | | VL | Voltage on IAC, VRMS, RT/CT, ILIMIT, FB | PFC, VEA Pins | -0.3 | 7.0 | V | | V <sub>IEA</sub> | Voltage on IEA Pin | . T. W. T. W. T. O. | (O) | V <sub>VREF</sub> +0.3 | V | | V <sub>N</sub> | Voltage on ISENSE Pin | V.I. | -5.0 | 0.7 | V | | I <sub>AC</sub> | Input AC Current | M.TW | On r. | 1 | mA | | I <sub>REF</sub> | VREF Output Current | M.TW | 1004. | 5 | mA | | I <sub>PFC-OUT</sub> | Peak PFC OUT Current, Source or Sink | | 1007.0 | 0.5 | Α | | I <sub>PWM-OUT</sub> | Peak PWM OUT Current, Source or Sink | | 100Y. | 0.5 | Α | | P <sub>D</sub> | Power Dissipation T <sub>A</sub> < 50°C | | 4.5 | 800 | mW | | WW.10 | Thermal Desistance (Investigate Air) | DIP | (1) | 80.80 | 20044 | | $\Theta_{JA}$ | Thermal Resistance (Junction to Air) | SOP | M.M. In. | 104.10 | °C/W | | 0-137 | They all Decistors (Investigate Cost) | DIP | WW.M | 35.38 | °C/W | | Θ <sub>JC</sub> | Thermal Resistance (Junction to Case) | SOP | W. | 40.41 | -C/VV | | Tu | Operating Junction Temperature | 100Y. | -40 | +125 | °C | | T <sub>STG</sub> | Storage Temperature Range | | -55 | +150 | °C | | TL | Lead Temperature(Soldering) | TW. COM TW | MM | +260 | °C | | W | Flasha static Discharge Conshills | Human Body Model,<br>JESD22-A114 | WW | 6.0 | COM | | ESD | Electrostatic Discharge Capability | Charged Device Model,<br>JESD22-C101 | 1 | 2.0 | kV<br>V.CO | #### Notes: - 1. All voltage values, except differential voltage, are given with respect to GND pin. - 2. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. ## **Recommended Operating Conditions** The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings. | Symbol | Parameter | Min. | Max. | Unit | |----------------|-------------------------------|------|------|------| | T <sub>A</sub> | Operating Ambient Temperature | -40 | +105 | °C | #### **Electrical Characteristics** Unless otherwise noted, $V_{DD}$ =15 V, $T_A$ = 25°C, $T_A$ = $T_J$ , $R_T$ =6.8 k $\Omega$ , and $C_T$ =1000 pF. | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |--------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------|--------|---------|-------| | V <sub>DD</sub> Section | MAM. TOOK. COME | WWW.100Y.Co. | WILL | | | | | I <sub>DD-ST</sub> | Startup Current | V <sub>DD</sub> =V <sub>TH-ON</sub> -0.1V, OPFC OPWM<br>Open | M.T.W | 30 | 80 | μA | | I <sub>DD-OP</sub> | Operating Current | V <sub>DD</sub> =13 V, OPFC OPWM Open | 2.0 | 2.6 | 5.0 | mA | | V <sub>TH-ON</sub> | Turn-on Threshold Voltage | CIN WWW. 100Y.C | 10 | 11 | 12 | V | | $\triangle V_{TH}$ | Hysteresis | TW WWW. 100X. | 1.3 | LI | 1.9 | V | | $V_{DD\text{-}OVP}$ | V <sub>DD</sub> OVP | TW WWW.100 | 27 | 28 | 29 | V | | $\triangle V_{DD\text{-}OVP}$ | V <sub>DD</sub> OVP Hysteresis | DAY WWW. | Y.CO. | 111 | | V | | Oscillator | WW. | COM. TANING | W.Co | TAN | | | | fosc-rt/ct | RT/CT Frequency | COM., MANN. | 240 | 256 | 268 | kHz | | 1001. | PFC & PWM Frequency | R <sub>T</sub> =6.8 kΩ, C <sub>T</sub> =1000 pF | 60 | 64 | 67 | | | fosc | FAN4800CU PWM Frequency | COM.TW | 120 | 128 | 134 | kHz | | f <sub>DV</sub> | Voltage Stability <sup>(3)</sup> | $11 \text{ V} \leq \text{V}_{DD} \leq 22 \text{ V}$ | 1.700, | COM | 2 | % | | f <sub>DT</sub> | Temperature Stability <sup>(3)</sup> | -40°C ~ +105°C | N. 700 | -1 CO | 2 | % | | f <sub>TV</sub> | Total Variation (PFC & PWM) <sup>(3)</sup> | Line, Temperature | 58 | | 70 | kHz | | f <sub>RV</sub> | Ramp Voltage | Valley to Peak | -1XI.1 | 2.8 | $M^{T}$ | V | | losc-dis | Discharge Current | V <sub>RAMP</sub> =0 V, V <sub>RT/CT</sub> =2.5 V | 6.5 | 1001°F | 15.0 | mA | | f <sub>RANGE</sub> | Frequency Range | TIOY.CO. TY | 50 | 1001 | 75 | kHz | | t <sub>PFC-DEAD</sub> | PFC Dead Time | R <sub>T</sub> =6.8 kΩ, C <sub>T</sub> =1000 pF | 400 | 600 | 800 | ns | | V <sub>VREF</sub> | A COMP. | WW. DOY.COM | MM | 4.5 | N.COB | | | $V_{VREF}$ | Reference Voltage | I <sub>VREF</sub> =0 mA, C <sub>VREF</sub> =0.1 μF | 7.4 | 7.5 | 7.6 | V | | $\triangle V_{VREF1}$ | Load Regulation of Reference<br>Voltage | $C_{VREF}$ =0.1 $\mu$ F, $I_{VREF}$ =0 mA to 3.5 mA $V_{DD}$ =14 V, Rise/Fall Time > 20 $\mu$ s | V | 30 | 50 | mV | | $\triangle V_{VREF2}$ | Line Regulation of Reference<br>Voltage | C <sub>VREF</sub> =0.1 μF, V <sub>DD</sub> =11V to 22 V | | NWN | 25 | mV | | $\triangle V_{\text{VREF-DT}}$ | Temperature Stability <sup>(3)</sup> | -40°C ~ +105°C | | 0.4 | 0.5 | % | | $\triangle V_{VREF-TV}$ | Total Variation <sup>(3)</sup> | Line, Load, Temperature | 7.35 | MA | 7.65 | V | | $\triangle V_{VREF-LS}$ | Long-Term Stability <sup>(3)</sup> | T <sub>J</sub> =125°C, 0 ~ 1000 Hours | 5 | W | 25 | mV | | I <sub>VREF-MAX</sub> . | Maximum Current | V <sub>VREF</sub> > 7.35 V | 5 | | W V | mA | | PFC OVP Co | omparator | N WWW. OOX.CO | TW | | MAN | 1007 | | V <sub>PFC-OVP</sub> | Over-Voltage Protection | M MMN. 20X.COP | 2.70 | 2.75 | 2.80 | V | | $\triangle V_{PFC\text{-}OVP}$ | PFC OVP Hysteresis | WWW.IOOV.CO | 200 | 250 | 300 | mV | | Low-Power | Detect Comparator | TANN TOO | DM: | N N | WW | 11.10 | | V <sub>VEAOFF</sub> | VEA Voltage OFF OPFC | 14 M. 100 | 0.2 | 0.3 | 0.4 | V. | | V <sub>IN</sub> OK Com | parator | W.I.M. 1001. | COM | IA | A | WW | | V <sub>RD-FBPFC</sub> | Voltage Level on FBPFC to Enable OPWM During Startup | M.TW WWW.1002 | 2.3 | 2.4 | 2.5 | V | | △V <sub>RD-FBPFC</sub> | Hysteresis | OM. | 1.0 | 1.1 | 1.2 | V | Continued on the following page... WWW.100Y.COM # **Electrical Characteristics** (Continued) Unless otherwise noted, $V_{DD}$ =15 V, $T_A$ = 25°C, $T_A$ = $T_J$ , $R_T$ =6.8 k $\Omega$ , and $C_T$ =1000 pF. | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |---------------------------|--------------------------------------------------------------------|------------------------------------------------------------------------------------|--------|------------|-------|---------------------| | Voltage Erro | or Amplifier | TW WWW. 1007.CO | WTI | | | • | | $V_{REF}$ | Reference Voltage | WWW. CO | 2.45 | 2.50 | 2.55 | V | | Av | Open-Loop Gain <sup>(3)</sup> | TOWN THE COLUMN TOWN CO | 35 | 42 | | dB | | Gm <sub>v</sub> | Transconductance | V <sub>NONINV</sub> =V <sub>INV</sub> , V <sub>VEA</sub> =3.75 V | 50 | 70 | 90 | μmho | | I <sub>FBPFC-L</sub> | Maximum Source Current | V <sub>FBPFC</sub> =2 V, V <sub>VEA</sub> =1.5 V | 40 | 50 | | μΑ | | I <sub>FBPFC-H</sub> | Maximum Sink Current | V <sub>FBPFC</sub> =3 V, V <sub>VEA</sub> =6 V | MOD | -50 | -40 | μΑ | | I <sub>BS</sub> | Input Bias Current | WITH WWW 100 | -1 | TW | 1 | μΑ | | V <sub>VEA-H</sub> | Output High Voltage on V <sub>VEA</sub> | WWW. | 5.8 | 6.0 | | V | | $V_{VEA-L}$ | Output Low Voltage on V <sub>VEA</sub> | COM MM | DY.Co | 0.1 | 0.4 | V | | Current Erro | or Amplifier | V.COME WWW. | ON C | JIV. | W | | | . Gm <sub>I</sub> | Transconductance | V <sub>NONINV</sub> =V <sub>INV</sub> , V <sub>IEA</sub> =3.75 V | 70 | 88 | 105 | µmho | | V <sub>OFFSET</sub> | Input Offset Voltage | V <sub>VEA</sub> =0 V, IAC Open | -10 | $CO_{M}$ . | 10 | mV | | $V_{IEA-H}$ | Output High Voltage | DOT. COM.TW | 6.8 | 7.4 | 7.8 | V | | $V_{IEA-L}$ | Output Low Voltage | 100Y. CONI.TW | W.100 | 0.1 | 0.4 | V | | IL OOY | Source Current | V <sub>ISENSE</sub> = -0.6 V, V <sub>IEA</sub> =1.5 V | 35 | 50 | M.TN | μA | | lh | Sink Current | V <sub>ISENSE</sub> = +0.6 V, V <sub>IEA</sub> =4.0 V | -51.10 | -50 | -35 | μA | | Aı | Open-Loop Gain <sup>(3)</sup> | W. CON CONTRACT V | 40 | 50 | -117 | dB | | TriFault Dete | ect™ | NW. TOOY. CONT. TW | MMM. | Looy! | Con | TW | | t <sub>FBPFC-OPEN</sub> | Time to FBPFC Open | V <sub>FBPFC</sub> =V <sub>PFC-UVP</sub> to FBPFC OPEN, 470 pF from FBPFC to GND | WWW | 2 | 4 | ms | | V <sub>PFC-UVP</sub> | PFC Feedback Under-Voltage Protection | WWW.100Y.COM.TW | 0.4 | 0.5 | 0.6 | V | | Gain Modula | ator | TINW. TO TO COM. | *XI | MM.Tr | , C | DIAT. | | I <sub>AC</sub> | Input for AC Current <sup>(3)</sup> | Multiplier Linear Range | 0 | WW. | 65 | μA | | W. | WW.100X.COM.TW | I <sub>AC</sub> =17.67 μA, V <sub>RMS</sub> =1.080 V<br>V <sub>FBPFC</sub> =2.25 V | | 7.94 | 100 X | $CO_{\overline{M}}$ | | | Gain Modulator <sup>(4)</sup> | I <sub>AC</sub> =20 μA, V <sub>RMS</sub> =1.224 V<br>V <sub>FBPFC</sub> =2.25 V | J | 7.02 | W.100 | LCO | | GAIN | | I <sub>AC</sub> =25.69 μA, V <sub>RMS</sub> =1.585 V<br>V <sub>FBPFC</sub> =2.25 V | | 4.18 | W.10 | nov.C | | | | I <sub>AC</sub> =51.62 μA, V <sub>RMS</sub> =3.169 V<br>V <sub>FBPFC</sub> =2.25 V | TW | 1.05 | M.M. | 00Y. | | | WWW.100Y.COM.T | I <sub>AC</sub> =62.23 μA, V <sub>RMS</sub> =3.803 V<br>V <sub>FBPFC</sub> =2.25 V | A.T.V | 0.73 | WWW | 1003 | | BW | Bandwidth <sup>(3)</sup> | Ι <sub>ΑC</sub> =40 μΑ | TV | | 2 | kHz | | V <sub>O</sub> (gm) | Output Voltage=5.7 kΩ × (I <sub>SENSE</sub> -I <sub>OFFSET</sub> ) | I <sub>AC</sub> =50 μA, V <sub>RMS</sub> =1.224 V<br>V <sub>FBPFC</sub> =2.25 V | 0.76 | 0.80 | 0.84 | ٧ | | PFC I <sub>LIMIT</sub> Co | omparator WWW | WILLIAM WITH | | LM | W | VI | | V <sub>PFC-ILIMIT</sub> | Peak Current Limit Threshold<br>Voltage, Cycle-by-Cycle Limit | OM.TW WWW.100Y | -1.2 | -1.3 | -1.4 | ٧ | | $\triangle V_{PK}$ | PFC I <sub>LIMIT</sub> -Gain Modulator<br>Output | I <sub>AC</sub> =17.67 μA, V <sub>RMS</sub> =1.08 V<br>V <sub>FBPFC</sub> =2.25 V | 400 | 1.1 | | mV | Continued on the following page... WWW.100Y.COM #### **Electrical Characteristics** (Continued) Unless otherwise noted, $V_{DD}$ =15 V, $T_A$ = 25°C, $T_A$ = $T_J$ , $R_T$ =6.8 k $\Omega$ , and $C_T$ =1000 pF. | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |--------------------------------|---------------------------------|-------------------------------------------------------------------|-----------|-------|--------|-------| | PFC Output | Driver | M. MAMA. TOOX.C | TW | | | | | V <sub>GATE-CLAMP</sub> | Gate Output Clamping Voltage | V <sub>DD</sub> =22 V | 13 | 15 | 17 | V | | V <sub>GATE-L</sub> | Gate Low Voltage | V <sub>DD</sub> =15 V, I <sub>O</sub> =100 mA | COM | 1 | 1.5 | V | | V <sub>GATE-H</sub> | Gate High Voltage | V <sub>DD</sub> =13 V, I <sub>O</sub> =100 mA | 8 | (X) | | V | | $cot_R$ | Gate Rising Time | V <sub>DD</sub> =15 V, C <sub>L</sub> =4.7 nF,<br>O/P= 2 V to 9 V | 40 | 70 | 120 | ns | | t <sub>F</sub> | Gate Falling Time | V <sub>DD</sub> =15 V, C <sub>L</sub> =4.7 nF,<br>O/P=9 V to 2 V | 40 | 60 | 110 | ns | | D <sub>PFC-MAX</sub> | Maximum Duty Cycle | V <sub>IEA</sub> <1.2 V | 94 | 97 | | % | | D <sub>PFC-MIN</sub> | Minimum Duty Cycle | V <sub>IEA</sub> >4.5 V | V.1007. | MIL | 0 | % | | PWM I <sub>LIMIT</sub> C | omparator | CONTRA WWW | N 100Y. | T.Mo. | | • | | V <sub>PWM-ILIMIT</sub> | Threshold Voltage | COM MAN | 0.95 | 1.00 | 1.05 | V | | t <sub>PD</sub> | Propagation Delay to Output | COMP. | MAN TOOK | 250 | TW | ns | | t <sub>PWM-BNK</sub> | Leading-Edge Blanking Time | COMP | 170 | 250 | 350 | ns | | PWM Output | t Driver | ON. I | ALVIVITOR | A'CO | VI. | | | V <sub>GATE-CLAMP</sub> | Gate Output Clamping Voltage | V <sub>DD</sub> =22 V | 18 | 19 | 20 | V | | V <sub>GATE-L</sub> | Gate Low Voltage | V <sub>DD</sub> =15 V, I <sub>O</sub> =100 mA | W.W.1 | 03. | 1.5 | V | | V <sub>GATE-H</sub> | Gate High Voltage | V <sub>DD</sub> =13 V, I <sub>O</sub> =100 mA | 8 | 00 x. | OMIT | V | | t <sub>R</sub> | Gate Rising Time | V <sub>DD</sub> =15 V, C <sub>L</sub> =4.7 nF,<br>O/P=2 V to 9 V | 30 | 60 | 120 | ns | | t <sub>F</sub> | Gate Falling Time | V <sub>DD</sub> =15 V, C <sub>L</sub> =4.7 nF,<br>O/P=9 V to 2 V | 30 | 50 | 110 | ns | | D <sub>PWM-MAX</sub> | Maximum Duty Cycle | ANTI TOOK CONTEN | 49.0 | 49.5 | 50.0 | % | | V <sub>PWM-LS</sub> | PWM Comparator Level Shift | V WW. TW | 1.3 | 1.5 | 1.8 | V | | Soft-Start | IN. TOO COM. | MAIN TO ON COMP. | N V | MAN | JONY.C | Or I | | V <sub>SS-MAX</sub> | Maximum Voltage | V <sub>DD</sub> =15 V | 9.5 | 10.0 | 10.5 | CV | | I <sub>SS</sub> | Soft-Start Current | M. Jon COM. | | 10 | 1.700 | μA | | Brownout | W.1001. COM.1 | W. M. 100 r. COM | - 1 | | W.100 | <1 CC | | V <sub>RMS-UVL</sub> | VRMS Threshold LOW | W. 1001. | 1.00 | 1.05 | 1.10 | V | | V <sub>RMS-UVH</sub> | VRMS Threshold HIGH | 11/1/1007.00 | 1.85 | 1.90 | 1.95 | V | | $\triangle V_{\text{RMS-UVP}}$ | Hysteresis | MM 100 Y.Co | 750 | 850 | 950 | mV | | t <sub>UVP</sub> | Under- Voltage Protection Delay | MAM. 100X'C | 750 | 1000 | 1250 | ms | | Sagging Pro | tection | WWW. | ONT | | WWW | -100 | | V <sub>RMS-SAG</sub> | VRMS Threshold SAG LOW | CAN MANAGE | 0.80 | 0.85 | 0.90 | V | | t <sub>SAG</sub> | SAG Protection Delay | W.1001 | 28 | √ 33 | 38 | ms | #### Notes: 3. This parameter, although guaranteed by design, is not 100% production tested. WWW.100Y.COM 4. This gain is the maximum gain of modulation with a given V<sub>RMS</sub> voltage when V<sub>VEA</sub> is saturated to HIGH. # Typical Characteristics Figure 7. I<sub>DD-ST</sub> vs. Temperature Figure 8. V<sub>DD-OVP</sub> vs. Temperature Figure 9. fosc vs. Temperature Figure 10. V<sub>VREF</sub> vs. Temperature Figure 11. V<sub>PFC-OVP</sub> vs. Temperature Figure 12. V<sub>REF</sub> vs. Temperature WWW.100Y.CON # **Typical Characteristics** Figure 13. Gm<sub>V</sub> vs. Temperature Figure 14. Gm<sub>I</sub> vs. Temperature Figure 15. V<sub>PFC-ILIMIT</sub> vs. Temperature Figure 16. V<sub>PWM-ILIMIT</sub> vs. Temperature Figure 17. V<sub>RMS-UVP</sub> vs. Temperature Figure 18. ΔV<sub>RMS-UVP</sub> vs. Temperature # Typical Characteristics Figure 19. V<sub>GATE-CLAMP-PFC</sub> vs. Temperature Figure 20. V<sub>GATE-CLAMP-PWM</sub> vs. Temperature Figure 21. D<sub>PFC-MAX</sub> vs. Temperature Figure 22. D<sub>PWM-MAX</sub> vs. Temperature Figure 23. Iss vs. Temperature Figure 24. V<sub>RMS-SAG</sub> vs. Temperature WWW.100Y.CON ### **Functional Description** #### Oscillator The internal oscillator frequency is determined by the timing resistor and capacitor on the RT/CT pins as shown in Figure 25. The frequency of the internal oscillator is given: $$f_{OSC} = \frac{1}{0.56 \cdot R_T \cdot C_T + 360C_T} \tag{1}$$ Because the PWM stage generally uses a forward converter, it is necessary to limit the maximum duty cycle at 50%. To have a small tolerance of the maximum duty cycle, a frequency divider with toggle flip-flops is used, as illustrated in Figure 25. The operation frequency of PFC and PWM stage is 1/4 of oscillator frequency. (For FAN4800CU, the operation frequencies for PFC and PWM stages are 1/4 and 1/2 of oscillator frequency, respectively). The dead time for the PFC gate drive signal is determined by: $$t_{DEAD} = 360C_T \tag{2}$$ The dead time should be smaller than 2% of the switching period to minimize line current distortion around the line zero crossing. Figure 25. Oscillator Configuration Figure 26. Timing Diagram Figure 27. Interleaved Leading / Trailing Edge Modulation Figure 27 shows the interleaved leading / trailing edge modulation, where the turn-off of the PFC drive signal is synchronized to the turn-on of the PWM drive signal. This technique allows the PFC output diode current to flow directly into the downstream DC/DC converter, minimizing the current ripple of PFC output capacitor. #### **Gain Modulator** Gain modulator is the key block for the PFC stage because it provides the reference to the current control error amplifier for the input current shaping, as shown in Figure 28. The output current of the gain modulator is a function of $V_{EA}$ , $I_{AC}$ , and $V_{RMS}$ . The gain of the gain modulator is given as a ratio between $I_{MO}$ and $I_{AC}$ with a given $V_{RMS}$ when $V_{EA}$ is saturated to HIGH. The gain is inversely proportional to $V_{RMS}^2$ , as shown in Figure 29, to implement line feed-forward. This automatically adjusts the reference of current control error amplifier according to the line voltage, such that the input power of PFC converter is not changed with line voltage (as shown in Figure 30). Figure 28. Gain Modulator Block Figure 29. Modulation Gain Characteristics Figure 30. Line Feed-Forward Operation To sense the RMS value of the line voltage, averaging circuit with two poles is typically employed, as shown in Figure 28. Notice that the input voltage of the PFC is clamped at the peak of the line voltage once the PFC stops switching because the junction capacitance of the bridge diode is not discharged, as shown in Figure 31. Therefore, the voltage divider for VRMS should be designed considering the brownout protection trip-point and minimum operation line voltage. Figure 31. V<sub>RMS</sub> According to the PFC Operation The rectified sinusoidal signal is obtained by the current flowing into the IAC pin. The resistor $R_{IAC}$ should be large enough to prevent saturation of the gain modulator, calculating as: $$\frac{\sqrt{2}V_{LINE}^{MIN}}{R_{IAC}} \cdot G^{MAX} < 140\,\mu A \tag{3}$$ where $V_{\text{LINEMIN}}$ is the line voltage that trips brownout protection, $G_{\text{MAX}}$ is the maximum modulator gain when $V_{\text{RMS}}$ is 1.08 V (which can be found in the datasheet), and 140 $\mu A$ is the maximum output current of the gain modulator. #### **Current Control of Boost Stage** The FAN4800AU/CU employs two control loops for power factor correction, as shown in Figure 32: a current-control loop and a voltage-control loop. The current-control loop shapes inductor current as shown in Figure 33 based on the reference signal obtained at the IAC pin calculated as: $$I_L \cdot R_{CS1} = I_{MO} \cdot R_M = I_{AC} \cdot G \cdot R_M \tag{4}$$ Figure 32. Gain Modulation Block Figure 33. Inductor Current Shaping The current-control feedback loop also has a pulse-bypulse current limit comparator that forces the PFC switch to turn off until the next switching cycle if the ISENSE pin voltage drops below -1.3 V. #### **Voltage Control of Boost Stage** The voltage-control loop regulates PFC output voltage using an internal error amplifier such that the FB voltage is the same as the internal reference of 2.5 V. #### **Brownout Protection** The built-in internal brownout protection comparator monitors the voltage of the VRMS pin. Once VRMS pin voltage is lower than 1.05 V, the PFC stage is shut down to protect the system from over current. FAN4800AU/CU starts up the boost stage once VRMS voltage increases above 1.9 V. #### TriFault Detect™ To improve power supply reliability, reduce system component count, and simplify compliance to UL 1950 safety standards, the FAN4800AU/CU includes Fairchild's TriFault Detect technology. In a feedback path failure, the output voltage of the PFC can exceed safe operating limits. TriFault Detect protects the power supply from a failure related to the output feedback by monitoring the FBPFC voltage. TriFault Detect is an entirely internal circuit. It requires no external components to serve its protective function. Figure 34. TriFault Detect™ #### **PWM Stage** The PWM stage is capable of Current Mode or Voltage Mode operation. In Current-Mode, the PWM ramp (RAMP) is usually derived directly from a current-sensing resistor or current transformer in the primary side of the output stage, and is thereby representative of the current flowing in the converter's output stage. ILIMIT, which provides cycle-by-cycle current limiting, is typically connected to RAMP in such applications. For Voltage-Mode operation, RAMP can be connected to a separate RC timing network to generate a voltage ramp against which the FBPWM voltage is compared. Under these conditions, the voltage feed-forward from the PFC bus can be used for better line transient response. No voltage error amplifier is included in the PWM stage, as this function is generally performed by KA431, in the secondary side. To facilitate the design of opto-coupler feedback circuitry, an offset voltage is built into the inverting input of PWM comparator. This allows FBPWM to command a zero percent duty cycle when its pin voltage is below 1.5 V. Figure 35. PWM Ramp Generation Circuit #### **PWM Current Limit** The ILIMIT pin is a direct input to the cycle-by-cycle current limiter for the PWM section. If the input voltage at this pin exceeds 1 V, the output of the PWM is disabled for until the start of the next PWM clock cycle. #### **VIN OK Comparator** The $V_{\rm IN}$ OK comparator monitors the output of the PFC stage and inhibits the PWM stage if this voltage is less than 2.4 V (96% of its nominal value). Once this voltage goes above 2.4 V, the PWM stage begins soft-start. The PWM stage is shut down when FBPFC voltage drops below 1.3 V. #### **PWM Soft-Start (SS)** PWM startup is controlled by the soft-start capacitor. A current source of 10 $\mu$ A supplies the charging current for the soft-start capacitor. PWM startup is prohibited until the soft-start capacitor voltage reaches 1.5 V. #### **AC Line Drops Out** FAN4800AU/CU is designed such that the operation of PFC part is not perturbed by AC line dropout. Once line voltage disappears, the error amplifier can be saturated, resulting in abnormal current waveforms when the line voltage is recovered if proper preventive measures are not employed. With a limited gain modulator operation, FAN4800AU /CU guarantees stable PFC operation even when AC line is recovered from dropout, as shown in Figure 36. Figure 36. AC Cycle Drop #### **Line Sag Protection** When the line sags below its normal operational range, the PFC part keeps operating until the brownout protection is triggered, which has 1 s debounce time. Due to the low line voltage, the gain modulator for current loop is saturated and input current of PFC is limited, resulting in a drop of the PFC output voltage at heavy-load condition. Since the PWM part has a V<sub>IN</sub> OK comparator that shuts down PWM operation when the FBPFC voltage drops below 1.3 V, the downstream DC-DC converter can stop operation while the PFC output voltage drops during line sag. Once the downstream converter stops operation, even the limited PFC input current can charge up the PFC output since the PFC part has no load current. Because this can cause repeated startup and shutdown of downstream converter during line sag, FAN4800AU/CU has line sag protection. There are two conditions that trigger line sag protection, as shown in **Error! Reference source not found.** and Figure 38. The first condition is when $V_{\text{RMS}}$ is lower than $V_{\text{RMS-SAG}}$ (0.85 V) for longer than $t_{\text{SAG}}$ (33 ms), as shown in Figure 37. The second condition is when $V_{\text{RMS}}$ is lower than $V_{\text{RMS-SAG}}$ (0.85 V) and $VF_{\text{BPFC}}$ is lower than $V_{\text{IN-OFF}}$ (1.3 V), as shown in Figure 38. Once line sag protection is triggered, the PWM and the PFC stop operation until $V_{\text{RMS}}$ increases above 1.9 V. Figure 37. The First Condition of Sag Protection Figure 38. The Second condition of Sag Protection #### **Physical Dimensions** SIDE VIEW NOTES: UNLESS OTHERWISE SPECIFIED - A) THIS PACKAGE CONFORMS TO JEDEC MS-001 VARIATION BB - B) ALL DIMENSIONS ARE IN MILLIMETERS. - C) DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR PROTRUSIONS - D) CONFORMS TO ASME Y14.5M-1994 - E) DRAWING FILE NAME: N16EREV2 Figure 39. 16-Pin, Dual Inline Package (DIP), JEDEC MS-001, .300" Wide Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/dwg/N1/N16E.pdf For current packing container specifications, visit Fairchild Semiconductor's online packaging area: http://www.fairchildsemi.com/packing\_dwg/PKG-N16E.pdf Figure 40. 16-Pin, Small-Outline Integrated Circuit (SOIC), JEDEC MS-012, .150", Narrow Body Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: <a href="http://www.fairchildsemi.com/dwg/M1/M16A.pdf">http://www.fairchildsemi.com/dwg/M1/M16A.pdf</a> For current packing container specifications, visit Fairchild Semiconductor's online packaging area: <a href="http://www.fairchildsemi.com/packing\_dwg/PKG-M16A.pdf">http://www.fairchildsemi.com/packing\_dwg/PKG-M16A.pdf</a> 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw #### **TRADEMARKS** The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. AccuPower™ F-PFS™ AX-CAP®\* FRFET® BitSiC™ Global Power F Build it Now™ GreenBridge™ CorePLUS™ Green FPS™ CorePOWER™ Green FPS™ e-Series™ $\begin{array}{lll} \textit{CROSSVOLT}^{\intercal} & \textit{Gmax}^{\intercal} \\ \textit{CTL}^{\intercal} & \textit{GTO}^{\intercal} \\ \textit{Current Transfer Logic}^{\intercal} & \textit{IntelliMAX}^{\intercal} \\ \textit{DEUXPEED}^{\textcircled{\tiny{0}}} & \textit{ISOPLANAR}^{\intercal} \\ \end{array}$ Dual Cool™ Making Small Speakers Sound Louder EcoSPARK<sup>®</sup> and Better™ MegaBuck™ MicroFET MicroPak™ MicroPak2™ MillerDrive™ MotionMax™ OPTOLOGIC® **OPTOPLANAR** mWSaver OptoHiT\* MICROCOUPLER TO EcoSPARK<sup>®</sup> EfficientMax<sup>™</sup> ESBC<sup>™</sup> Fairchild<sup>®</sup> Fairchild Semiconductor<sup>®</sup> FACT Quiet Series™ FACT FACT® FACT Quiet Se FACT<sup>®</sup> FAST<sup>®</sup> FastvCore<sup>™</sup> FETBench<sup>™</sup> FPS<sup>™</sup> Global Power Resource PowerTrench GreenBridge™ PowerXS™ FPS™ Programmable Active Droop QFET<sup>®</sup> QS™ Quiet Series™ RapidConfigure™ Saving our world, 1mW/W/kW at a time™ SignalWise™ SmartMax™ SMART START™ Solutions for Your Success™ SOUNTIONS FOR YOU SOM STEALTH™ SuperFET® SuperSOT™-3 SuperSOT™-6 SuperSOT™-6 SuperSOT™-8 SupreMOS® SyncFET™ Sync-Lock™ TinyBoost® TinyCalc™ TinyCalc™ TinyLogic® TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ TranSiC™ TriFault Detect™ TRUECURRENT®\*\* µSerDes™ SYSTEM STERNERAL ST UHC<sup>®</sup> Ultra FRFET™ UniFET™ VCX™ VisualMax™ VoltagePlus™ XS™ 仙童™ #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. #### As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### ANTI-COUNTERFEITING POLICY Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind a warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty overage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors. #### PRODUCT STATUS DEFINITIONS #### Definition of Terms | Datasheet Identification | Product Status | Definition | |--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | No Identification Needed | Full Production | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | Obsolete | Not In Production | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only. | Rev. 168 <sup>\*</sup> Trademarks of System General Corporation, used under license by Fairchild Semiconductor.