勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw # FAN6982 CCM Power Factor Correction Controller #### **Features** - Continuous Conduction Mode - Innovative Switching-Charge Multiplier-Divider - Average-Current-Mode for Input-Current Shaping - TriFault Detect™ Prevent Abnormal Operation for Feedback Loop - Power-On Sequence Control - Soft-Start Capability - Brownout Protection - Cycle-by-Cycle Peak Current Limiting. - Improves Light-Load Efficiency - Fulfills Class-D Requirements of IEC 1000-3-2 - Wide Range Universal AC Input Voltage - Maximum Duty Cycle 97% - V<sub>DD</sub> Under-Voltage Lockout (UVLO) ## **Applications** - Desktop PC Power Supply - Internet Server Power Supply - LCD TV/Monitor Power Supply - DC Motor Power Supply ## Description The FAN6982 is a 14-pin, Continuous Conduction Mode (CCM) PFC controller IC intended for Power Factor Correction (PFC) pre-regulators. The FAN6982 includes circuits for the implementation of leading edge, average current, "boost"-type power factor correction, and results in a power supply that fully complies with the IEC1000-3-2 specification. A TriFault Detect<sup>TM</sup> function helps reduce external components and provides full protection for feedback loops such as open, short, and over voltage. An overvoltage comparator shuts down the PFC stage in the event of a sudden load decrease. The RDY signal can be used for power-on sequence control. The EN function can choose to enable or disable the range function. FAN6982 also includes PFC soft-start, peak current limiting, and input voltage brownout protection. ## **Ordering Information** | Part Number | Operating Temperature Range | Package | Packing Method | |-------------|-----------------------------|------------------------------------|----------------| | FAN6982MY | -40°C to +105°C | 14-Pin Small Outline Package (SOP) | Tape & Reel | Figure 1. Typical Application ## **Block Diagram** Figure 2. Functional Block Diagram ## **Marking Information** - F Fairchild Logo - Z Plant Code - X 1-Digit Year Code - Y 1-Digit Week Code - TT 2-Digit Die-Run Code - T Package Type (M: SOP) - P Y: Green Package - M Manufacture Flow Code Figure 3. Top Mark # **Pin Configuration** Figure 4. Pin Configuration ## **Pin Definitions** | Pin# | Name | Description | | |------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | IEA | Output of Current Amplifier. This is the output of the PFC current amplifier. The signal from this pin is compared with sawtooth and determines the pulsewidth for PFC gate drive. | | | 2 | IAC | Input AC Current. For normal operation, this input is used to provide current reference for the multiplier. The suggested maximum $I_{AC}$ is 100 $\mu$ A. | | | 3 | ISENSE | Current Sense. The non-inverting input of the PFC current amplifier and the output of multiplier and PFC I <sub>LIMIT</sub> comparator. | | | 4 | VRMS | Line-Voltage Detection. The pin is used for PFC multiplier. | | | 5 | RDY | <b>Ready Signal</b> . This pin controls the power-on sequence. Once the FAN6982 is turned on and the FBPFC voltage exceeds in 2.4V, the RDY pin pulls LOW impedance. If the FBPFC voltage is lower than 1.15V, the RDY pin pulls HIGH impedance. | | | 6 | EN | <b>Enable Range Function</b> . The range function is enabled when EN is connected to V <sub>REF</sub> . The range function is disabled when EN is connected to GND. | | | 7 | RT/CT | | | | 8 | SGND | Signal Ground. | | | 9 | PGND | Power Ground. | | | 10 | OPFC | Gate Drive. The totem-pole output drive for PFC MOSFET. This pin is internally clamped under 15V to protect the MOSFET. | | | 11 | VDD | <b>Power Supply</b> . The threshold voltages for startup and turn-off are 11V and 9.3V, respectively. The operating current is lower than 10mA. | | | 12 | VREF | Reference Voltage. Buffered output for the internal 7.5V reference. | | | 13 | Voltage Feedback Input. The feedback input for PFC voltage loop. The inverting input | | | | 14 | VEA | Output of Voltage Amplifier. The error-amplifier output for PFC voltage feedback loop. A compensation network is connected between this pin and ground. | | ## **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Symbol | Parameter | | | Max. | Unit | |----------------------|------------------------------------------|--------------------------------------|---------|------------------------|------| | $V_{DD}$ | DC Supply Voltage | W.100 | COM. | 30 | V | | V <sub>H</sub> | OPFC, RDY, EN, VREF | W W 100 | -0.3 | 30.0 | V | | VL | IAC, VRMS, RT/CT, FBPFC, VEA | TW WWW 10 | -0.3 | 7.0 | V | | V <sub>IEA</sub> | IEA | TW WWW | 0 10 | V <sub>VREF</sub> +0.3 | V | | V <sub>N</sub> | ISENSE | WWW. | -5.0 | 0.7 | V | | I <sub>AC</sub> | Input AC Current | M. W. | Jos V.C | 1.1 | mA | | I <sub>REF</sub> | VREF Output Current | W.I. | 100 | 5 | mA | | I <sub>PFC-OUT</sub> | Peak PFC OUT Current, Source or Sink | | | 0.5 | А | | P <sub>D</sub> | Power Dissipation, T <sub>A</sub> < 50°C | | | 800 | mW | | R <sub>⊙ j-a</sub> | Thermal Resistance (Junction-to-Air | 100 | 104.10 | °C/W | | | R <sub>⊖ j-c</sub> | Thermal Resistance (Junction-to-Ca | 100 | 40.61 | °C/W | | | T <sub>J</sub> | Operating Junction Temperature | V.COM. | -40 | +125 | °C | | T <sub>STG</sub> | Storage Temperature Range | -55 | +150 | °C | | | TOU'T | Lead Temperature (Soldering) | | TWW! | +260 | °C | | ESD | CON.TH WWW.1 | Human Body Model,<br>JESD22-A114 | WWW | 4.5 | | | | Electrostatic Discharge Capability | Charged Device Model,<br>JESD22-C101 | WW | 1.0 | kV | #### Notes: - 1. All voltage values, except differential voltage, are given with respect to the GND pin. - 2. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. ## **Recommended Operating Conditions** The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings. | Symbol | Parameter | Min. | Max. | Unit | |----------------|-------------------------------|------|------|------| | T <sub>A</sub> | Operating Ambient Temperature | -40 | +105 | °C | ## **Electrical Characteristics** Unless otherwise noted; V<sub>DD</sub>=15V, T<sub>A</sub>= 25°C, T<sub>A</sub>=T<sub>J</sub>, R<sub>T</sub>=27k $\Omega$ , and C<sub>T</sub>=1000pF. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |--------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------|--------------|-------------|-------| | V <sub>DD</sub> Section | M.Ing. COM. | WWW.TOV.CO | W. TW | | | | | $V_{\text{DD-OP}}$ | Continuously Operating Voltage | TW WWW.100Y.C | OMT | V | 22 | V | | I <sub>DD ST</sub> | Startup Current | V <sub>DD</sub> =V <sub>TH-ON</sub> -0.1V; OPFC Open | -347 | 30 | 80 | μΑ | | I <sub>DD-OP</sub> | Operating Current | V <sub>DD</sub> =13V; OPFC Open | 2.0 | 2.3 | 3.0 | mA | | $V_{\text{TH-ON}}$ | Turn-on Threshold Voltage | M. T. W. T. W. T. C. | 10 | 11 | 12 | V | | $\triangle V_{TH}$ | Hysteresis | OW.1 | 1.35 | 1.1 | 1.90 | V | | $V_{DD\text{-}OVP}$ | V <sub>DD</sub> OVP | WITH WIN.10 | 27 | 28 | 29 | V | | $\triangle V_{DD\text{-}OVP}$ | V <sub>DD</sub> OVP Hysteresis | -OM-TW | 007. | 11 | -7 | V | | Oscillator | EM MM. 1002 | WILLIAM WILLIAM | 100 X.C | I.Mo. | W | | | fosc | PFC Frequency | $R_T=27k\Omega$ , $C_T=1000pF$ | 60 | 64 | 67 | kHz | | $f_{DV}^{(3)}$ | Voltage Stability | $11V \leq V_{DD} \leq 22V$ | Your | $Co_{n_{r}}$ | 2 | % | | f <sub>DT</sub> <sup>(3)</sup> | Temperature Stability | -40°C ~ +105°C | 11.700 | I.COD | 2 | % | | f <sub>TV</sub> | Total Variation | Line, Temperature | 58 | A CO | 70 | kHz | | f <sub>RV</sub> | Ramp Voltage | Valley-to-Peak | VIV.10 | 2.8 | $M_{T_{I}}$ | V | | I <sub>OSC-DIS</sub> | Discharge Current | V <sub>RAMP</sub> =0V, V <sub>RT/CT</sub> =2.5V | 6.5 | 001. | 15.0 | mA | | f <sub>RANGE</sub> | Frequency Range | TIOOX.CON.TW | 50 | 100 X. | 75 | kHz | | t <sub>PFC-DEAD</sub> | PFC Dead Time | $R_T=27k\Omega$ , $C_T=1000pF$ | 400 | 600 | 800 | ns | | V <sub>REF</sub> | V COM. | NW. LOW. COM. | MMA | 100 | I.COm | W | | $V_{VREF}$ | Reference Voltage | I <sub>REF</sub> =0mA, C <sub>REF</sub> =0.1µF | 7.4 | 7.5 | 7.6 | V | | $\triangle V_{VREF1}$ | Load Regulation of Reference Voltage | $C_{REF}$ =0.1 $\mu$ F, $I_{REF}$ =0 $m$ A to 3.5 $m$ A $V_{VDD}$ =14 $V$ , Rise/Fall Time > 20 $\mu$ s | WY | 30 | 50 | mV | | $\triangle V_{VREF2}$ | Line Regulation of Reference Voltage | $C_{REF}$ =0.1 $\mu$ F, $V_{VDD}$ =11 $V$ to 22 $V$ | Y | WW. | 25 | mV | | $\triangle V_{VREF-DT}$ | Temperature Stability <sup>(3)</sup> | -40°C ~ +105°C | | 0.4 | 0.5 | % | | $\triangle V_{VREF-TV}$ | Total Variation <sup>(3)</sup> | Line, Load, Temperature | 7.35 | M. | 7.65 | V | | $\triangle V_{VREF-LS}$ | Long-Term Stability <sup>(3)</sup> | T <sub>J</sub> =125°C, 0 ~ 1000HRs | 5 | MM | 25 | mV | | I <sub>REF-MAX</sub> | Maximum Current | V <sub>VREF</sub> > 7.35V | 5 | WW | 110 | mA | | Brownout | MM. In COM. | MMM. OV.CO | TW | W | M.M. | OOY. | | V <sub>RMS-UVL</sub> | V <sub>RMS</sub> Threshold Low | When V <sub>RMS</sub> =1.05V at 75 V <sub>RMS</sub> | 1.00 | 1.05 | 1.10 | V | | $V_{RMS-UVH}$ | V <sub>RMS</sub> Threshold High | When V <sub>RMS</sub> =1.9V at 85 • 1.414 | 1.85 | 1.90 | 1.95 | V | | $\triangle V_{\text{RMS-UVP}}$ | Hysteresis | W 1001.50 | 750 | 850 | 950 | mV | | t <sub>UVP</sub> | Under-Voltage Protection<br>Debounce Time | M MANATOON CO | 340 | 410 | 480 | ms | | RDY Section | M. TOOL COM | 11 W.100 F | OM | · · | - 1 | NAVAL | | V <sub>FBPFC-RD</sub> | FBPFC Voltage Level to Pull Low Impedance with RDY Pin | TW WWW.1003 | 2.3 | 2.4 | 2.5 | WW. | | $\triangle V_{FBPFC-RD}$ | Hysteresis | W. WWW. | 1.15 | 1.25 | 1.35 | V | | I <sub>RDY-LEK</sub> | Leakage Current of RDY<br>High Impedance | V <sub>FBPFC</sub> <2.4V | V.COM | TW | 500 | nA | | $V_{RDY-L}$ | RDY Low Voltage | I <sub>SINK</sub> =2mA | V.CO | TIM | 0.5 | V | Continued on the following page... #### **Electrical Characteristics** (Continued) Unless otherwise noted; $V_{DD}$ =15V, $T_A$ = 25°C, $T_A$ = $T_J$ , $R_T$ =27k $\Omega$ , and $C_T$ =1000pF. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |-------------------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------|-------|--------|--------------------------------------------------|-------| | Voltage Erro | r Amplifier | TW WWW.CO. | WT | ı | | J. | | $V_{REF}$ | Reference Voltage | NWW. TOV.CO | 2.45 | 2.50 | 2.55 | V | | Av | Open-Loop Gain <sup>(3)</sup> | At T <sub>A</sub> =25°C | 35 | 42 | | dB | | Gm <sub>∨</sub> | Transconductance | V <sub>NONINV</sub> =V <sub>INV</sub> , V <sub>VEA</sub> =3.75V at T <sub>A</sub> =25°C | 50 | 70 | 90 | μmho | | I <sub>FBPFC-L</sub> | Maximum Source Current | V <sub>FBPFC</sub> =2V, V <sub>VEA</sub> =1.5V | 40 | 50 | | μΑ | | I <sub>FBPFC-H</sub> | Maximum Sink Current | V <sub>FBPFC</sub> =3V, V <sub>VEA</sub> =6V | | -50 | -40 | μΑ | | O I <sub>BS</sub> | Input Bias Current | On TW WWW. 1007 | C-1 | WT | 1 | μΑ | | V <sub>VEA-H</sub> | Output High Voltage on V <sub>VEA</sub> | COM. | 5.8 | 6.0 | Į. | V | | $V_{VEA-L}$ | Output Low Voltage on V <sub>VEA</sub> | COM. | ×1 CC | 0.1 | 0.4 | V | | <b>Current Erro</b> | r Amplifier | COMITY | 103 | OM | ×1 | ı | | V <sub>ISENSE</sub> | Input Voltage Range | N.C. ON.TW | -1.5 | Mor | 0.7 | V | | A | Open-Loop Gain <sup>(3)</sup> | At T <sub>A</sub> =25°C | 40 | 50 | IN | dB | | Gm <sub>I</sub> | Transconductance | V <sub>NONINV</sub> =V <sub>INV</sub> , V <sub>IEA</sub> =3.75V | 75 | 88 | 100 | µmho | | V <sub>OFFSET</sub> | Input Offset Voltage | V <sub>VEA</sub> =0V, I <sub>AC</sub> Open | -10 | V.CO | 10 | mV | | V <sub>IEA-H</sub> | Output High Voltage | Jon COM. | 6.8 | 7.4 | 8.0 | V | | V <sub>IEA-L</sub> | Output Low Voltage | N.100 r. COM: I. | W.M | 0.1 | 0.4 | V | | ILOOY! | Source Current | V <sub>ISENSE</sub> = -0.6V, V <sub>IEA</sub> =1.5V | 35 | 50 | Mon | μA | | IH. | Sink Current | V <sub>ISENSE</sub> = +0.6V, V <sub>IEA</sub> =4.0V | W | -50 | -35 | μA | | PFC OVP Co | mparator | M. CO. CO. | MINN | - 1005 | I.Co. | WIT | | V <sub>FBPFC-OVP</sub> | Over Voltage Protection | MAN TO COM | 2.70 | 2.75 | 2.80 | V | | $\triangle V_{FBPFC-OVP}$ | PFC OVP Hysteresis | MAN TON COMP. | 200 | 250 | 300 | mV | | Low-Power I | Detect Comparator | W.100 P. CONT. | | W.10 | <del>, </del> | OM: | | V <sub>VEA-OFF</sub> VEA Voltage Off OPFC | | MA TOOLE WILL | 0.2 | 0.3 | 0.4 | V | | PFC Soft-Sta | | WWW.TOOY.CO.T.TW | | CN YY | 1001. | | | VVEA CLAMP | PFC Soft-Start | V <sub>FBPFC</sub> < 2.4V | 2.2 | 2.8 | 3.3 | V | | EN Section | M.In S. COM. | WWW.MOV.COM. | | WW | M-70 | V.CO | | V <sub>EN-H</sub> | High Voltage Level of V <sub>EN</sub> | V <sub>EN</sub> =V <sub>VREF</sub> | 7.4 | 7.5 | 7.6 | V | | V <sub>EN-L</sub> | Low Voltage Level of V <sub>EN</sub> | V <sub>EN</sub> =GND | 1 | 0 | VW.10 | V | | Range | 1001.CM.TW | WW. 1007. COM.T. | 1 | | -TVV. | 00 7 | | V <sub>VRMS-L</sub> | RMS AC Voltage Low | When V <sub>VRMS</sub> =1.95V at 132V <sub>RMS</sub> | 1.90 | 1.95 | 20.00 | 10V | | V <sub>VRMS-H</sub> | RMS AC Voltage High | When V <sub>VRMS</sub> =2.45V at 150 V <sub>RMS</sub> | 2.40 | 2.45 | 2.50 | V | | V <sub>VEA-L</sub> | VEA Low | When V <sub>VEA</sub> =1.95V at 30% Loading | 1.90 | 1.95 | 2.00 | V | | V <sub>VEA-H</sub> | VEA High | When V <sub>VEA</sub> =2.45V at 40% Loading | 2.40 | 2.45 | 2.50 | V | | I <sub>TC</sub> | Source Current from FBPFC | FW 1003. | 18 | 20 | 22 | μA | Continued on the following page... #### **Electrical Characteristics** (Continued) Unless otherwise noted; $V_{DD}$ =15V, $T_A$ = 25°C, $T_A$ = $T_J$ , $R_T$ =27k $\Omega$ , and $C_T$ =1000pF. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |---------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-------|-------|--------------|-------| | Gain Modula | ator COM | TW WWW. 1007.CO | TI | | | | | I <sub>AC</sub> | Input for AC Current | Multiplier Linear Range | 0 | W | 100 | μA | | MITW | MMM.100X.CO | I <sub>IAC</sub> =17.67μA, V <sub>VRMS</sub> =1.080V<br>V <sub>FBPFC</sub> =2.25V, at T <sub>A</sub> =25°C | 7.500 | 9.000 | 10.500 | | | | WWW.100Y.C | $I_{IAC}$ =20 $\mu$ A, $V_{VRMS}$ =1.224 $V_{VFBPFC}$ =2.25 $V$ , at $T_A$ =25 $^{\circ}$ C | 6.367 | 7.004 | 7.704 | | | GAIN | Gain Modulator <sup>(3)(4)</sup> | $I_{IAC}$ =25.69 $\mu$ A, $V_{VRMS}$ =1.585 $V$<br>$V_{FBPFC}$ =2.25 $V$ , at $T_A$ =25 $^{\circ}$ C | 3.801 | 4.182 | 4.600 | | | | W WWW.100 | $I_{IAC}$ =51.62 $\mu$ A, $V_{VRM}$ S=3.169 $V_{VBPFC}$ =2.25 $V$ , at $T_A$ =25 $^{\circ}$ C | 0.950 | 1.045 | 1.149 | | | N.COM | M MM. 100 | $I_{IAC}$ =62.23 $\mu$ A, $V_{VRMS}$ =3.803 $V$<br>$V_{FBPFC}$ =2.25 $V$ , at $T_A$ =25 $^{\circ}$ C | 0.660 | 0.726 | 0.798 | | | BW | Bandwidth | I <sub>IAC</sub> =40μA | 1.100 | 2 | TV. | kHz | | V <sub>O(GM)</sub> | Output Voltage=5.7kΩ × (I <sub>SENSE</sub> -I <sub>OFFSET</sub> ) | I <sub>AC</sub> =20μA, V <sub>RMS</sub> =1.224V<br>V <sub>FBPFC</sub> =2.25V, at T <sub>A</sub> =25°C | 0.710 | 0.798 | 0.885 | ٧ | | PFC I <sub>LIMIT</sub> Co | omparator | WY COME THE WY | 111 | WY.Co | VIII | | | V <sub>PFC-ILIMIT</sub> | Peak Current Limit<br>Threshold Voltage<br>Cycle-by-Cycle Limit | W.100X.COM.TW | -1.25 | -1.15 | -1.05 | V | | $\triangle V_{pk}$ | PFC I <sub>LIMIT</sub> -Gain Modulator<br>Output | $I_{IAC}$ =17.67 $\mu$ A, $V_{VRMS}$ =1.08 $V_{FBPFC}$ =2.25 $V$ , at $T_A$ =25 $^{\circ}$ C | 200 | 100Y | $CO_{M_{P}}$ | mV | | PFC Output | Driver | 100X.Co.TI.TW | MA | 100 | Y.C | 1.TW | | V <sub>GATE-CLAMP</sub> | Gate Output Clamping<br>Voltage | V <sub>DD</sub> =22V | 13 | 15 | 17 | V | | V <sub>GATE-L</sub> | Gate Low Voltage | V <sub>DD</sub> =15V; I <sub>O</sub> =100mA | | N.W.1 | 1.5 | V | | V <sub>GATE-H</sub> | Gate High Voltage | V <sub>DD</sub> =13V; I <sub>O</sub> =100mA | 8 | TAN | 100 A. | V | | t <sub>R</sub> | Gate Rising Time | V <sub>DD</sub> =15V; C <sub>L</sub> =4.7nF;<br>O/P= 2V to 9V | 40 | 70 | 120 | ns | | t <sub>F</sub> | Gate Falling Time | V <sub>DD</sub> =15V; C <sub>L</sub> =4.7nF;<br>O/P= 9V to 2V | 40 | 60 | 110 | ns | | D <sub>PFC-MAX</sub> | Maximum Duty Cycle | V <sub>IEA</sub> <1.2V | 94 | 97 | 11.5 | % | | D <sub>PFC-MIN</sub> | Minimum Duty Cycle | V <sub>IEA</sub> >4.5V | a XX | N. | 0 | % | | Tri-Fault De | tect 100 COM | W. TOO COM. | 1 | | | UU | | t <sub>FBPFC_OPEN</sub> | Time to FBPFC Open | V <sub>FBPFC</sub> =V <sub>FBPFC-OVP</sub> to FBPFC<br>OPEN, 470pF from FBPFC to GND | TW | 2 | 4 | ms | | $V_{PFC-UVP}$ | PFC Feedback Under-<br>Voltage Protection | TW WWW.MOOY.CO | 0.4 | 0.5 | 0.6 | V | #### Notes: - 3. This parameter, although guaranteed by design, is not 100% production tested. - 4. This gain is the maximum gain of modulation with a given V<sub>RMS</sub> voltage when V<sub>EA</sub> is saturated to high. ## **Typical Performance Characteristics** Figure 5. I<sub>DD-OP</sub> vs. Temperature Figure 6. V<sub>DD-OVP</sub> vs. Temperature Figure 7. fosc vs. Temperature Figure 8. V<sub>VREF</sub> vs. Temperature Figure 9. V<sub>RMS-UVL</sub> vs. Temperature Figure 10. V<sub>RMS-UVH</sub> vs. Temperature Figure 11. V<sub>FBPFC-RD</sub> vs. Temperature Figure 12. $I_{RDY-LEK}$ vs. Temperature ## **Typical Performance Characteristics** (Continued) Figure 13. V<sub>REF</sub> vs. Temperature Figure 14. Gm<sub>V</sub> vs. Temperature Figure 15. Voffset vs. Temperature Figure 16. Gm<sub>I</sub> vs. Temperature Figure 17. V<sub>FBPFC-OVP</sub> vs. Temperature I<sub>TC</sub> vs. Temperature Figure 18. Figure 19. $V_{O(GM)}$ vs. Temperature Figure 20. V<sub>PFC-ILIMIT</sub> vs. Temperature ## Typical Performance Characteristics (Continued) WWW.100Y.COM.TW Figure 21. V<sub>GATE-CLAMP</sub> vs. Temperature **V<sub>PFC-UVP</sub>** vs. Temperature Figure 22. EW.100Y.COM.TW WWW.100Y.C WWW.1001 WWW.10 ox.com. 100Y.COM.TW WWW.100Y.COM ## **Functional Description** #### Oscillator The internal oscillator frequency of FAN6982 is determined by the timing resistor and capacitor on the RT/CT pin, but note that the optimum operation for FAN6982 is between 50 and 75kHz. The frequency of the internal oscillator is given by: $$f_{OSC} = \frac{1}{0.56 \cdot R_T \cdot C_T + 360C_T} \tag{1}$$ The dead time for the PFC gate drive signal is determined by $$t_{DEAD} = 360C_T \tag{2}$$ The dead time should be smaller than 2% of switching period to minimize line current distortion around line zero crossing. #### **Gain Modulator** Gain modulator is the key block for PFC stage because it provides the reference to the current control error amplifier for the input current shaping, as shown in Figure 23. The output current of gain modulator is a function of $V_{\text{EA}}$ , $I_{\text{AC}}$ and $V_{\text{RMS}}$ . The gain of the gain modulator is given as a ratio between $I_{\text{MO}}$ and $I_{\text{AC}}$ with a given $V_{\text{RMS}}$ when $V_{\text{EA}}$ is saturated to high. The gain is inversely proportional to $V_{\text{RMS}}^2$ , as shown in Figure 24, to implement line feed-forward. This automatically adjusts the reference of current control error amplifier according to the line voltage such that the input power of PFC converter is not changed with line voltage, as shown in, Figure 25. Figure 23. Gain Modulator Block Figure 24. Modulation Gain Characteristics Figure 25. Line Feed-Forward Operation To sense the RMS value of the line voltage, an averaging circuit with two poles is typically employed as shown in Figure 23. Notice that the input voltage of PFC is clamped at the peak of the line voltage once PFC stops switching since the junction capacitance of bridge diode is not discharged, as shown in Figure 26. Therefore, the voltage divider for $V_{\text{RMS}}$ should be designed considering the brownout protection trip point and minimum operation line voltage. Figure 26. V<sub>RMS</sub> According to the PFC Operation The rectified sinusoidal signal is obtained by the current flowing into the IAC pin. The resistor $R_{\text{IAC}}$ should be large enough to prevent saturation of the gain modulator as: $$\frac{\sqrt{2}V_{LINE.BO}}{R_{IAC}} \cdot G^{MAX} < 159 \mu A \tag{3}$$ where $V_{\text{LINE,BO}}$ is the line voltage that trips brownout protection, $G^{MAX}$ is the maximum modulator gain when $V_{\text{RMS}}$ is 1.08V, and 159 $\mu$ A is the maximum output current of the gain modulator. #### **Current-Control of Boost Stage** As shown in Figure 27 the FAN6982 employs two control loops for power factor correction, a current-control loop and a voltage-control loop. The current-control loop shapes inductor current, as shown in Figure 28, based on the reference signal obtained at IAC pin as: Figure 27. Gain Modulation Block Figure 28. Inductor Current Shaping The current-control feedback loop also has a pulse-bypulse current limit comparator that forces the PFC switch to turn off if the ISENSE pin voltage drops below -1.15V until the next switching cycle. #### **Voltage-Control of Boost Stage** The voltage-control loop regulates PFC output voltage using internal error amplifier such that the FBPFC voltage is same as internal reference of 2.5V. To improve system efficiency at low AC line voltage and light-load condition, FAN6982 provides adjustable PFC output voltage. As shown in Figure 29, FAN6982 monitors $V_{\text{EA}}$ and $V_{\text{RMS}}$ to adjust the PFC output voltage. When $V_{\text{EA}}$ and $V_{\text{RMS}}$ are lower than thresholds, internal current source of $20\mu\text{A}$ is enabled that flows through $R_{\text{FB2}}$ , increasing the voltage of the FBPFC pin. This causes the PFC output voltage to reduce when $20\mu\text{A}$ is enabled as: $$V_{OPFC2} = \frac{R_{FB1} + R_{FB2}}{R_{FB2}} \times (2.5 - 20\mu A \times R_{FB2})$$ (5) Figure 29. Block of Adjustable PFC Output #### **Brownout Protection** FAN6982 has a built-in internal brownout protection comparator monitoring the voltage of the VRMS pin. Once the VRMS pin voltage is lower than 1.05V, the PFC stage is shutdown to protect the system from over current. FAN6982 starts up the boost stage once the VRMS voltage increases above 1.9V. ## TriFault Detect™ To improve power supply reliability, reduce system component count, and simplify compliance to UL 1950 safety standards; the FAN6982 includes TriFault Detect technology. This feature monitors FBPFC for certain PFC fault conditions. In the case of a feedback path failure, the output of the PFC could exceed operating limits. Should FBPFC go too low, or too high, or open; TriFault Detect senses the error and terminates the PFC output drive. TriFault detect is an entirely internal circuit. It requires no external components to serve its protective function. #### **PFC Soft-Start Function** The FAN6982 PFC soft-start function is shown in Figure 30. When bulk voltage is under the 96% of setting voltage; $V_{EA}$ clamps to 2.8V, the output current of multiplier cuts half, the rectifier line current is limited by current loop, and PFC output rise time increases. When bulk voltage is over 96%, the clamping function is disabled, and the bulk voltage can be regulated by voltage error amplifier. There have two advantages with PFC soft-start: one is the MOSFET experience of current is reduced, which can obtain more de-rating with MOSFET current level. The other one is to reduce the overshoot of PFC bulk voltage at the rising time because the charge current becomes small, the bulk voltage can not exceed to setting voltage easily. Figure 30. PFC Soft-Start #### **RDY Function** The FAN6982 RDY function, is shown in Figure 31, is controlled by voltage of FBPFC. If the voltage of FBPFC is over than 96% of 2.5V, the RDY pin is connected to SGND. If the FBPFC is under the 46% of 2.5V, the RDY appears open-drain situation. Usually the capacitor is parallel with the RDY pin to prevent the layout noise. The PNP transistor can control the AHB LLC or dualforward controller on the same side or the "op-to" to control the LLC controller on the other side. Figure 31. RDY Application Circuit ## **Physical Dimensions** 8.75 8.50 0.65 7.62 5.60 4.00 6.00 3.80 1.70 PIN ONE 0.51 0.35 INDICATOR LAND PATTERN RECOMMENDATION ⊕ 0.25 M C B A (0.33)1.75 MAX SEE DETAIL 1.50 1.25 0.25 0.10 $\bigcirc$ 0.10 NOTES: UNLESS OTHERWISE SPECIFIED A) THIS PACKAGE CONFORMS TO JEDEC MS-012, VARIATION AB, ISSUE C, 0.50 0.25 ALL DIMENSIONS ARE IN MILLIMETERS. DIMENSIONS DO NOT INCLUDE MOLD R0.10 GAGE PLANE FLASH OR BURRS. D) LANDPATTERN STANDARD: R0.10 SOIC127P600X145-14M 0.36 DRAWING CONFORMS TO ASME Y14.5M-1994 F) DRAWING FILE NAME: M14AREV13 0.90 SEATING PLANE 0.50 Figure 32. 14-Pin Small Outline Package (SOIC) Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/. **DETAIL A** (1.04) 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www. 100y. com. tw #### TRADEMARKS The following includes registered and unregistered trademarks and service marks, owned by Fairchild Serniconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. AccuPower\*\* Auto-SPM™ Build it Now™ CorePLUS™ CorePOWER\*\* CROSSVOLT" CTI TM Current Transfer Logic™ DEUXPEED® Dual Cool™ EcoSPARK® EfficientMax™ ESBC™ airchild® Fairchild Semiconductor® FACT Quiet Series™ FACT® EastvCore™ FETBench™ FlashVVriter®\* F-PESTM FRFET® Global Power Resource Green FPS™ Green FPS™ e-Series™ G*max*™ GTO\*\* IntelliMAX™ ISOPLANAR™ MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MicroPak2™ MillerDrive™ MotionMa×™ Motion-SPM™ OptoHiT™ OPTOLOGIC® OPTOPLANAR PDP SPM™ Power-SPM™ PowerTrench<sup>®</sup> PowerXS™ Programmable Active Droop™ QFET QS™ Quiet Series™ RapidConfigure™ Saving our world, 1mW/W/kW at a time™ SignalWise™ SmartMax™ SMART START SPM® STEALTH™ SuperFET™ SuperSOT™3 SuperSOT™-6 SuperSOTM-8 SupreMOS® SyncFET\*\* Sync-Lock™ TinyBoost™ TinyBuck™ TinyCalc™ TinyLogic® TINYOPTO™ TinyPower™ TinyPVM™ TinyWire™ TriFault Detect™ TRUECURRENT\*\*\* μSerDes™ UHC<sup>®</sup> Ultra FRFET UniEET\*\* **VCXTM** VisualMax™ XSTM. \* Trademarks of System General Corporation, used under license by Fairchild Semiconductor #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN WHICH COVERS THESE PRODUCTS #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user - A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### ANTI-COUNTERFEITING POLICY Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors. #### PRODUCT STATUS DEFINITIONS #### Definition of Terms | Datasheet Identification | Product Status | Definition | | | | |----------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Advance Information | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | | | | Preliminary | First Production | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | | | | | | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | | | | Obsolete Not In Production | | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only. | | | | Rev. 149