勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw www.ti.com SBVS121C -AUGUST 2010-REVISED DECEMBER 2013 # +36V, +150mA, Ultralow-Noise, Positive Linear Regulator #### **FEATURES** - Input Voltage Range: +3V to +36V - Noise: - 12.7µV<sub>RMS</sub> (20Hz to 20kHz) - 15.4µV<sub>RMS</sub> (10Hz to 100kHz) - Power-Supply Ripple Rejection: - 72dB (120Hz) - ≥ 52dB (10Hz to 400kHz) - Adjustable Output: +1.194V to +33V - Output Current: 150mA - Dropout Voltage: 260mV at 100mA - Stable with Ceramic Capacitors ≥ 2.2µF - CMOS Logic-Level-Compatible Enable Pin - Built-In, Fixed, Current-Limit and Thermal Shutdown Protection - Available in High Thermal Performance MSOP-8 PowerPAD™ Package - Operating Temperature Range: -40°C to +125°C #### **APPLICATIONS** - Supply Rails for Op Amps, DACs, ADCs, and Other High-Precision Analog Circuitry - Audio - Post DC/DC Converter Regulation and Ripple Filtering - Test and Measurement - RX, TX, and PA Circuitry - Industrial Instrumentation - Base Stations and Telecom Infrastructure ### **DESCRIPTION** The TPS7A49xx series of devices are positive, high-voltage (+36V), ultralow noise (15.4 $\mu$ V<sub>RMS</sub>, 72dB PSRR) linear regulators capable of sourcing a load of 150mA. These linear regulators include a CMOS logic-levelcompatible enable pin and capacitor-programmable soft-start function that allows for customized powermanagement schemes. Other features available include built-in current limit and thermal shutdown protection to safeguard the device and system during fault conditions. The TPS7A49xx family is designed using bipolar technology, and is ideal for high-accuracy, high-precision instrumentation applications where clean voltage rails are critical to maximize system performance. This design makes it an excellent choice to power operational amplifiers, analog-to-digital converters (ADCs), digital-to-analog converters (DACs), and other high-performance analog circuitry. In addition, the TPS7A49xx family of linear regulators is suitable for post dc/dc converter regulation. By filtering out the output voltage ripple inherent to dc/dc switching conversion, maximum system performance is provided in sensitive instrumentation, test and measurement, audio, and RF applications. For applications where both positive and negative high-performance rails are required, consider TI's TPS7A30xx family of negative high-voltage, ultralownoise linear regulators as well. Figure 1. Typical Application Post DC/DC Converter Regulation for High-Performace Analog Circuitry M Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### ORDERING INFORMATION(1) | PRODUCT | V <sub>OUT</sub> | | |--------------------------------|-------------------------------------------------------------------------------------------------------|--| | TPS7A49 <b>xx <i>yyy</i> z</b> | XX is nominal output voltage (01 = Adjustable). (2) YYY is package designator. Z is package quantity. | | - For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com. - (2) For fixed -1.2V operation, tie FB to OUT. #### ABSOLUTE MAXIMUM RATINGS(1) Over operating free-air temperature range (unless otherwise noted). | | | VALUE | | |---------------------------------|--------------------------------------------|-------------------|------| | | | MIN MAX | UNIT | | 1100Y. | IN pin to GND pin | -0.3 +36 | V | | $^{MM:100X:COM:LM}_{NM:T}$ | OUT pin to GND pin | -0.3 +33 | V | | | OUT pin to IN pin | -36 +0.3 | V | | | FB pin to GND pin | -0.3 +2 | V | | Voltage | FB pin to IN pin | -36 +0.3 | V | | | EN pin to IN pin | -36 0.3 | | | | EN pin to GND pin | -0.3 +36 | V | | | NR/SS pin to IN pin | -36 +0.3 | V | | | NR/SS pin to GND pin | -0.3 +2 | V | | Current | Peak output | Internally limite | d | | Town eventure (N. 100 | Operating virtual junction, T <sub>J</sub> | -40 +125 | °C | | Temperature | Storage, T <sub>stg</sub> | -65 +150 | °C | | Clastrostatia dia sharma ration | Human body model (HBM) | 1500 | V | | Electrostatic discharge rating | Charged device model (CDM) | 500 | V | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to absolute-maximum rated conditions for extended periods may affect device reliability. #### THERMAL INFORMATION | | | WT | TPS7A49xx | | |---------------------------|----------------------------------------------|-------------|-----------|-------| | | THERMAL METRIC <sup>(1)</sup> | ONT. | DGN | UNITS | | | | $O_{M,I,I}$ | 8 PINS | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance | WI.IV | 55.09 | 1007. | | $\theta_{\text{JC(top)}}$ | Junction-to-case(top) thermal resistance | COTTY | 8.47 | | | $\theta_{JB}$ | Junction-to-board thermal resistance | V.COM. | - WW | °C/W | | Ψлτ | Junction-to-top characterization parameter | -1 COM. | 0.36 | C/VV | | ΨЈВ | Junction-to-board characterization parameter | O. COM. | 14.6 | | | θ <sub>JC(bottom)</sub> | Junction-to-case(bottom) thermal resistance | ON TO | <u> </u> | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. #### **DISSIPATION RATINGS** | В | BOARD PACKAGE R <sub>BJA</sub> R <sub>BJC</sub> | | DERATING FACTOR<br>ABOVE T <sub>A</sub> = +25°C | T <sub>A</sub> ≤ +25°C POWER<br>RATING | T <sub>A</sub> = +70°C POWER<br>RATING | T <sub>A</sub> = +85°C POWER<br>RATING | | | |----|-------------------------------------------------|-----|-------------------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|-------|--------| | Hi | igh-K <sup>(1)</sup> | DGN | 55.9°C/W | 8.47°C/W | 16.6mW/°C | 1.83W | 1.08W | 0.833W | <sup>(1)</sup> The JEDEC High-K (2s2p) board design used to derive this data was a 3-inch x 3-inch multilayer board with 2-ounce internal power and ground planes and 2-ounce copper traces on top and bottom of the board. www.ti.com #### **ELECTRICAL CHARACTERISTICS** At $T_J = -40^{\circ}\text{C}$ to +125°C, $V_{IN} = V_{OUT(NOM)} + 1.0 \text{V}$ or $V_{IN} = 3.0 \text{V}$ (whichever is greater), $V_{EN} = V_{IN}$ , $I_{OUT} = 1 \text{mA}$ , $C_{IN} = 2.2 \mu\text{F}$ , $C_{OUT} = 2.2 \mu\text{F}$ , $C_{NR/SS} = 0 \text{nF}$ , and the FB pin tied to OUT, unless otherwise noted. | OW.TW WY.100X. | | ONITH WILLIAM CON | TF | | | | |-------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|-------------------| | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | V <sub>IN</sub> | Input voltage range | COS TW WWW. | 3.0 | | 35 | V | | V <sub>REF</sub> | Internal reference | $T_J = +25$ °C, $V_{NR/SS} = V_{REF}$ | 1.176 | 1.188 | 1.212 | V | | Mon | Output voltage range <sup>(1)</sup> | $V_{IN} \ge V_{OUT(NOM)} + 1.0V$ | $V_{REF}$ | 1 | 33.0 | V | | V <sub>OUT</sub> | Nominal accuracy | $T_J = +25^{\circ}C, V_{IN} = V_{OUT(NOM)} + 0.5V$ | -1.5 | | +1.5 | %V <sub>OUT</sub> | | VOU1 | Overall accuracy | $V_{OUT(NOM)}$ + 1.0V $\leq$ $V_{IN}$ $\leq$ 35V<br>1mA $\leq$ $I_{OUT}$ $\leq$ 150mA | -2.5 | N N | +2.5 | %V <sub>OUT</sub> | | $\frac{\Delta V_{OUT}(\Delta V_{IN})}{V_{OUT(NOM)}}$ | Line regulation | $T_{J} = +25^{\circ}C, V_{OUT(NOM)} + 1.0V \le V_{IN} \le 35V$ | N.COM. | 0.11 | | %V <sub>OUT</sub> | | $\frac{\Delta V_{OUT}(\Delta I_{OUT})}{V_{OUT(NOM)}}$ | Load regulation | $T_J = +25$ °C, 1mA $\leq I_{OUT} \leq 150$ mA | ON CON | 0.04 | | %V <sub>OUT</sub> | | V. OOX | Dan aut selter | V <sub>IN</sub> = 95% V <sub>OUT(NOM)</sub> , I <sub>OUT</sub> = 100mA | 001.00 | 260 | | mV | | $V_{DO}$ | Dropout voltage | $V_{IN} = 95\% V_{OUT(NOM)}, I_{OUT} = 150mA$ | . ON Y.CL | 333 | 600 | mV | | I <sub>LIM</sub> | Current limit | V <sub>OUT</sub> = 90% V <sub>OUT(NOM)</sub> | 220 | 309 | 500 | mA | | 10 | Cround ourrent | I <sub>OUT</sub> = 0mA | N.100 r. | 61 | 100 | μΑ | | I <sub>GND</sub> Gro | Ground current | I <sub>OUT</sub> = 100mA | 1007 | 800 | /// | μΑ | | I <sub>SHDN</sub> | Shutdown supply current | $V_{EN} = +0.4V$ | 1007 | 0.8 | 3.0 | μΑ | | I FB | Feedback current <sup>(2)</sup> | TANNING COMP. | MM.F | 3 | 100 | nA | | 1111 | Enable current | $V_{EN} = V_{IN} = V_{OUT(NOM)} + 1.0V$ | M. Jun | 0.02 | 1.0 | μΑ | | I <sub>EN</sub> | Enable current | $V_{EN} = V_{IN} = +35V$ | 10 | 0.2 | 1.0 | μΑ | | V <sub>EN_HI</sub> | Enable high-level voltage | WWW. | +2.1 | 00 X . C | $V_{IN}$ | V | | V <sub>EN_LO</sub> | Enable low- level voltage | MMM. TO COME | 0 | | +0.4 | V | | W | MAN: 100X: COM: LA | $V_{\text{IN}}$ = +3V, $V_{\text{OUT(NOM)}}$ = $V_{\text{REF}}$ , $C_{\text{OUT}}$ = 10 $\mu$ F, $C_{\text{NR/SS}}$ = 10nF, BW = 10Hz to 100kHz | MMM | 15.4 | OM. | μV <sub>RMS</sub> | | V <sub>NOISE</sub> | Output noise voltage | $V_{IN}$ = +6.2V, $V_{OUT(NOM)}$ = +5V, $C_{OUT}$ = 10 $\mu$ F, $C_{NR/SS}$ = $C_{BYP}^{(3)}$ = 10nF, BW = 10Hz to 100kHz | $I_{OM}$ + 1.0V $\leq$ V <sub>IN</sub> $\leq$ 35V<br>$I_{OUT}$ $\leq$ 150mA<br>$I_{M}$ , $I_{OUT}$ = 100mA<br>$I_{M}$ , $I_{OUT}$ = 150mA<br>$I_{OM}$ ) 220<br>$I_{OM}$ + 1.0V<br>+2.1<br>0<br>$I_{OM}$ + 2.1 0<br>$I_{OM}$ = V <sub>REF</sub> , C <sub>OUT</sub> = 10 $\mu$ F, = 10Hz to 100kHz<br>$I_{OM}$ = +5V, C <sub>OUT</sub> = 10 $\mu$ F, 10nF, BW = 10Hz to 100F, f = 120Hz ture increasing decreasing | 21.15 | I.COM | μV <sub>RMS</sub> | | PSRR | Power-supply rejection ratio | $V_{IN} = +6.2V$ , $V_{OUT(NOM)} = +5V$ , $C_{OUT} = 10\mu F$ , $C_{NR/SS} = C_{BYP}^{(3)} = 10nF$ , $f = 120Hz$ | W | 72 | Y.CO | dB | | т | Thermal shutdown temperature | Shutdown, temperature increasing | V | +170 | 10 X . | °C | | T <sub>SD</sub> | memai shuluown lemperalure | Reset, temperature decreasing | < | +150 | OOY.C | °C | | T <sub>J</sub> | Operating junction temperature range | IM MAM'IN COM' | <b>-40</b> | | +125 | °C | <sup>(1)</sup> To ensure stability at no load conditions, a current from the feedback resistive network equal to or greater than 5µA is required. $I_{FB} > 0$ flows out of the device. <sup>(2)</sup> (3) $C_{\mathsf{BYP}}$ refers to a bypass capacitor connected to the FB and OUT pins. #### **DEVICE INFORMATION** #### **FUNCTIONAL BLOCK DIAGRAM** ### TYPICAL APPLICATION CIRCUIT Maximize PSRR Performance and Minimize RMS Noise #### PIN CONFIGURATION #### **DGN PACKAGE** MSOP-8 (TOP VIEW) #### PIN DESCRIPTIONS | | | GND === 4 = 5 == EN | |-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | PIN DESCRIPTIONS | | TPS7A | 49xx | N WWW. ON COMMENT WWW. ON COMMENT | | NAME | NO. | DESCRIPTION | | OUT | 1 | Regulator output. A capacitor ≥ 2.2µF must be tied from this pin to ground to assure stability. | | FB | 2 | This pin is the input to the control-loop error amplifier. It is used to set the output voltage of the device. | | NC | 3 | Not internally connected. This pin may either be left open or tied to GND. | | GND | 4 | Ground | | EN | 5 | This pin turns the regulator on or off. If $V_{EN} \ge V_{EN\_HI}$ , the regulator is enabled. If $V_{EN\_LO} \ge V_{EN}$ , the regulator is disabled. The EN pin can be connected to IN, if not used. $V_{EN} \le V_{IN}$ . | | NR/SS | 6 | Noise reduction pin. Connecting an external capacitor to this pin bypasses noise generated by the internal bandgap. This capacitor allows RMS noise to be reduced to very low levels and also controls the soft-start function. | | DNC | 7 | DO NOT CONNECT. Do not route this pin to any electrical net, not even GND or IN. | | IN | 8 | Input supply | | Power | PAD | Must either be left open or tied to ground. Solder to printed circuit board (PCB) plane to enhance thermal performance | #### TYPICAL CHARACTERISTICS At $T_J = -40^{\circ}\text{C}$ to +125°C, $V_{IN} = V_{OUT(NOM)} + 1.0V$ or $V_{IN} = 3.0V$ (whichever is greater), $V_{EN} = V_{IN}$ , $I_{OUT} = 1\text{mA}$ , $C_{IN} = 2.2\mu\text{F}$ , $C_{OUT} = 2.2\mu\text{F}$ , $C_{NR/SS} = 0\text{nF}$ , and the FB pin tied to OUT, unless otherwise noted. ### **TYPICAL CHARACTERISTICS (continued)** At $T_J = -40^{\circ}C$ to $+125^{\circ}C$ , $V_{IN} = V_{OUT(NOM)} + 1.0V$ or $V_{IN} = 3.0V$ (whichever is greater), $V_{EN} = V_{IN}$ , $I_{OUT} = 1mA$ , $C_{IN} = 2.2\mu F$ , $C_{OUT} = 2.2\mu F$ , $C_{NR/SS} = 0nF$ , and the FB pin tied to OUT, unless otherwise noted. #### TYPICAL CHARACTERISTICS (continued) At $T_J = -40^{\circ}C$ to $+125^{\circ}C$ , $V_{IN} = V_{OUT(NOM)} + 1.0V$ or $V_{IN} = 3.0V$ (whichever is greater), $V_{EN} = V_{IN}$ , $I_{OUT} = 1$ mA, $C_{IN} = 2.2\mu$ F, $C_{OUT} = 2.2\mu$ F, $C_{NR/SS} = 0$ nF, and the FB pin tied to OUT, unless otherwise noted. ### TYPICAL CHARACTERISTICS (continued) At $T_J = -40^{\circ}C$ to +125°C, $V_{IN} = V_{OUT(NOM)} + 1.0V$ or $V_{IN} = 3.0V$ (whichever is greater), $V_{EN} = V_{IN}$ , $I_{OUT} = 1$ mA, $C_{IN} = 2.2\mu$ F, $C_{OUT} = 2.2\mu$ F, $C_{NR/SS} = 0$ nF, and the FB pin tied to OUT, unless otherwise noted. #### **OUTPUT SPECTRAL NOISE DENSITY vs OUTPUT CURRENT** | 1001. OM | RMS NOISE | | | | | | | |------------------|----------------|-----------------|--|--|--|--|--| | I <sub>OUT</sub> | 10Hz to 100kHz | 100Hz to 100kHz | | | | | | | 1mA | 15.44 | 14.14 | | | | | | | 150mA | 17.27 | 16.46 | | | | | | Figure 20. #### **OUTPUT SPECTRAL NOISE DENSITY vs CNR/SS** | Al Ar | RMS NOISE | | | | | | | |--------------------|----------------|-----------------|--|--|--|--|--| | C <sub>NR/SS</sub> | 10Hz to 100kHz | 100Hz to 100kHz | | | | | | | 0nF | 69.04 | 67.87 | | | | | | | 10nF | 16.58 | 15.86 | | | | | | Figure 21. # OUTPUT SPECTRAL NOISE DENSITY vs VOUT(NOM) | F | WIT | RMS | NOISE | |---|-----------------------|----------------|-----------------| | 7 | V <sub>OUT(NOM)</sub> | 10Hz to 100kHz | 100Hz to 100kHz | | Γ | 5V | 21.15 | 14.74 | | | 1.2V | 15.44 | 14.14 | Figure 22. $V_{OUT} = 1.2V$ I<sub>OUT</sub> = 100mA $C_{OUT} = 10 \mu F$ $V_{OUT} = 15V$ V<sub>IN</sub> = 33V to 18V I<sub>OUT</sub> = 100mA $C_{OUT} = 10 \mu F$ $C_{NR/SS} = 10nF$ $C_{NR/SS} = 10nF$ $V_{IN} = 3V$ ## **TYPICAL CHARACTERISTICS (continued)** At $T_J = -40^{\circ}\text{C}$ to +125°C, $V_{IN} = V_{OUT(NOM)} + 1.0 \text{V}$ or $V_{IN} = 3.0 \text{V}$ (whichever is greater), $V_{EN} = V_{IN}$ , $I_{OUT} = 1 \text{mA}$ , $C_{IN} = 2.2 \mu\text{F}$ , $C_{OUT} = 2.2 \mu\text{F}$ , $C_{NR/SS} = 0 \text{nF}$ , and the FB pin tied to OUT, unless otherwise noted. #### THEORY OF OPERATION #### **GENERAL DESCRIPTION** The TPS7A49xx belongs to a family of new generation linear regulators that use an innovative bipolar process to achieve ultralow-noise and very high PSRR levels at a wide input voltage range. These features, combined with a high thermal performance MSOP-8 with PowerPAD package make this device ideal for high-performance analog applications. #### ADJUSTABLE OPERATION The TPS7A4901 has an output voltage range of +1.194 to +33V. The nominal output voltage of the device is set by two external resistors, as shown in Figure 29. Figure 29. Adjustable Operation for Maximum AC Performance $R_1$ and $R_2$ can be calculated for any output voltage range using the formula shown in Equation 1. To ensure stability under no load conditions, this resistive network must provide a current equal to or greater than $5\mu$ A. $$R_1 = R_2 \left( \frac{V_{OUT}}{V_{REF}} - 1 \right), \text{ where } \frac{V_{OUT}}{R_1 + R_2} \ge 5\mu A$$ If greater voltage accuracy is required, take into account the output voltage offset contributions because of the feedback pin current and use 0.1% tolerance resistors. #### **ENABLE PIN OPERATION** The TPS7A49xx provides an enable feature (EN) that turns on the regulator when $V_{EN} > 2.1V$ . #### CAPACITOR RECOMMENDATIONS Low ESR capacitors should be used for the input, output, noise reduction, and bypass capacitors. Ceramic capacitors with X7R and X5R dielectrics are preferred. These dielectrics offer more stable characteristics. Ceramic X7R capacitors offer improved over-temperature performance, while ceramic X5R capacitors are the most cost-effective and are available in higher values. Note that high ESR capacitors may degrade PSRR. To ensure stability, maximum ESR must be less than $200m\Omega$ . # INPUT AND OUTPUT CAPACITOR REQUIREMENTS The TPS7A49xx family of positive, high-voltage linear regulators achieve stability with a minimum input and output capacitance of $2.2\mu F$ ; however, it is highly recommended to use a $10\mu F$ capacitor to maximize ac performance. # NOISE REDUCTION AND BYPASS CAPACITOR REQUIREMENTS Although noise reduction and bypass capacitors ( $C_{NR/SS}$ and $C_{BYP}$ , respectively) are not needed to achieve stability, it is highly recommended to use 0.01 $\mu$ F capacitors to minimize noise and maximize ac performance. #### **MAXIMUM AC PERFORMANCE** In order to maximize noise and PSRR performance, it is recommended to include $10\mu F$ or higher input and output capacitors, and $0.01\mu F$ noise reduction and bypass capacitors, as shown in Figure 29. The solution shown delivers minimum noise levels of $15.4\mu V_{RMS}$ and power-supply rejection levels above 52dB from 10Hz to 400kHz; see Figure 19 and Figure 20. #### **OUTPUT NOISE** The TPS7A49xx provides low output noise when a noise reduction capacitor ( $C_{NR/SS}$ ) is used. The noise reduction capacitor serves as a filter for the internal reference. By using a $0.01\mu F$ noise reduction capacitor, the output noise is reduced by almost 75% (from $69\mu V_{RMS}$ to $17\mu V_{RMS}$ ); see Figure 21. TPS7A49xx low output voltage noise makes it an ideal solution for powering noise-sensitive circuitry. #### **POWER-SUPPLY REJECTION** The $0.01\mu F$ noise reduction capacitor greatly improves TPS7A49xx power-supply rejection, achieving up to 15dB of additional power-supply rejection for frequencies between 110Hz and 200KHz. Additionally, ac performance can be maximized by adding a $0.01\mu\text{F}$ bypass capacitor ( $C_{BYP}$ ) from the FB pin to the OUT pin. This capacitor greatly improves power-supply rejection at lower frequencies, for the band from 10Hz to 200kHz; see Figure 19. The very high power-supply rejection of the TPS7A49xx makes it a good choice for powering high-performance analog circuitry, such as operational amplifiers, ADCs, DACS, and audio amplifiers. #### TRANSIENT RESPONSE As with any regulator, increasing the size of the output capacitor reduces over/undershoot magnitude but increases duration of the transient response. #### APPLICATION INFORMATION #### **POWER FOR PRECISION ANALOG** One of the primary TPS7A49xx applications is to provide ultralow-noise voltage rails to high-performance analog circuitry in order to maximize system accuracy and precision. The TPS7A49xx family of positive high-voltage linear regulators in conjunction with its negative counterpart (the TPS7A30xx family of negative high-voltage linear regulators), provide ultralow-noise, positive and negative voltage rails for high-performance analog circuitry, such as operational amplifiers, ADCs, DACs, and audio amplifiers. Because of the ultralow noise levels at high voltages, analog circuitry with high-voltage input supplies can be used. This characteristic allows for high-performance analog solutions to optimize the voltage range, maximizing system accuracy. #### POST DC/DC CONVERTER FILTERING Most of the time, the voltage rails available in a system do not match the voltage specifications demanded by one or more of its circuits; these rails must be stepped up or down, depending on specific voltage requirements. DC/DC converters are the preferred solution to step up or down a voltage rail when current consumption is not negligible. They offer high efficiency with minimum heat generation, but they have one primary disadvantage: they introduce a high-frequency component, and the associated harmonics, on top of the dc output signal. This high-frequency component, if not filtered properly, degrades analog circuitry performance, reducing overall system accuracy and precision. The TPS7A49xx offers a wide-bandwidth, very-high power-supply rejection ratio. This specification makes it ideal for post dc/dc converter filtering, as shown in Figure 30. It is highly recommended to use the maximum performance schematic shown in Figure 29. Also, verify that the fundamental frequency (and its first harmonic, if possible) is within the bandwidth of the regulator PSRR, shown in Figure 19. Figure 30. Post DC/DC Converter Regulation to High-Performance Analog Circuitry #### **AUDIO APPLICATIONS** Audio applications are extremely sensitive to any distortion and noise in the audio band from 20Hz to 20kHz. This stringent requirement demands clean voltage rails to power critical high-performance audio systems. The very-high power-supply rejection ratio (> 55dB) and low noise at the audio band of the TPS7A49xx maximize performance for audio applications; see Figure 19. #### LAYOUT #### **PACKAGE MOUNTING** Solder pad footprint recommendations for the TPS7A49xx are available at the end of this product datasheet and at www.ti.com. # BOARD LAYOUT RECOMMENDATIONS TO IMPROVE PSRR AND NOISE PERFORMANCE To improve ac performance such as PSRR, output noise, and transient response, it is recommended that the board be designed with separate ground planes for IN and OUT, with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the output capacitor should connect directly to the GND pin of the device. Equivalent series inductance (ESL) and equivalent series resistance (ESR) must be minimized to maximize performance and ensure stability. Every capacitor ( $C_{IN}$ , $C_{OUT}$ , $C_{NR/SS}$ , $C_{BYP}$ ) must be placed as close as possible to the device and on the same side of the printed circuit board (PCB) as the regulator itself. Do not place any of the capacitors on the opposite side of the PCB from where the regulator is installed. The use of vias and long traces is strongly discouraged because they may impact system performance negatively and even cause instability. If possible, and to ensure the maximum performance denoted in this product datasheet, use the same layout pattern used for TPS7A49 evaluation board, available at www.ti.com. #### THERMAL PROTECTION Thermal protection disables the output when the junction temperature rises to approximately +170°C, allowing the device to cool. When the junction temperature cools to approximately +150°C, the output circuitry is enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage as a result of overheating. Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to a maximum of +125°C. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least +35°C above the maximum expected ambient condition of your particular application. This configuration produces a worst-case junction temperature of +125°C at the highest expected ambient temperature and worst-case load. The internal protection circuitry of the TPS7A49xx has been designed to protect against overload conditions. It was not intended to replace proper heatsinking. Continuously running the TPS7A49xx into thermal shutdown degrades device reliability. #### POWER DISSIPATION The ability to remove heat from the die is different for each package type, presenting different considerations in the PCB layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Performance data or JEDEC low- and high-K boards are given in the *Dissipation Ratings Table*. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat dissipating layers also improves the heatsink effectiveness. Power dissipation depends on input voltage and load conditions. Power dissipation $(P_D)$ is equal to the product of the output current times the voltage drop across the output pass element, as shown in Equation 2: $$P_{D} = (V_{IN} - V_{OUT}) I_{OUT}$$ (2) ## SUGGESTED LAYOUT AND SCHEMATIC Layout is a critical part of good power-supply design. There are several signal paths that conduct fast-changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power-supply performance. To help eliminate these problems, the IN pin should be bypassed to ground with a low ESR ceramic bypass capacitor with a X5R or X7R dielectric. The GND pin should be tied directly to the PowerPAD under the IC. The PowerPAD should be connected to any internal PCB ground planes using multiple vias directly under the IC. It may be possible to obtain acceptable performance with alternate PCB layouts; however, the layout shown in Figure 31 and the schematic shown in Figure 32 have been shown to produce good results and are meant as a guideline. www.ti.com Figure 31. PCB Layout Example Figure 32. Schematic for PCB Layout Example #### **REVISION HISTORY** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | CI | hanges from Revision B (January 2010) to Revision C | Page | |------------|--------------------------------------------------------------------------------------------------------------------------|------| | • | Changed V <sub>REF</sub> parameter typical specification in Electrical Characteristics table | 3 | | <i>j</i> ( | COM. IN MAN. TOO COM. THE WAY, TO SEE THE | | | CI | hanges from Revision A (September 2010) to Revision B | Page | | • | Changed HBM max value from 500V to 1500V | 2 | | CI | hanges from Original (August 2010) to Revision A | Page | | • | Revised Features list | 1 | | • | Changed Description text (paragraph 1) to remove description of maximum load | 1 | | N | Revised shutdown supply current, feedback current, and enable current specifications; rounded typical performance values | 3 | | • | Revised Functional Block Diagram for clarification | 4 | | • | Changed description of NC pin (pin 3) in Pin Descriptions table | 5 | | • | Updated Figure 2 to show correct device performance | 6 | 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw WWW.100Y.COM. # **PACKAGE OPTION ADDENDUM** 22-Oct-2014 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|---------|-------------------|--------------------|------|----------------|----------------------------|----------------------------|---------------------|--------------|-------------------------|---------| | TPS7A4901DGNR | ACTIVE | MSOP-<br>PowerPAD | DGN | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU <br>CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | PTJQ | Samples | | TPS7A4901DGNT | ACTIVE | MSOP-<br>PowerPAD | DGN | 8 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU <br>CU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | PTJQ | Samples | | TPS7A4901DRBR | PREVIEW | SON | DRB | 8 | 2500 | TBD | Call TI | Call TI | TW | | | | TPS7A4901DRBT | PREVIEW | SON | DRB | 8 | 250 | TBD | Call TI | Call TI | WW | | | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # **PACKAGE OPTION ADDENDUM** 22-Oct-2014 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 6-Nov-2013 ### TAPE AND REEL INFORMATION ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS7A4901DGNR | MSOP-<br>Power<br>PAD | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | TPS7A4901DGNT | MSOP-<br>Power<br>PAD | DGN | 8 | 250 | 180.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | 6-Nov-2013 www.ti.com #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|---------------|-----------------|------|------|-------------|------------|-------------| | PS7A4901DGNR | MSOP-PowerPAD | DGN | 8 | 2500 | 367.0 | 367.0 | 35.0 | | TPS7A4901DGNT | MSOP-PowerPAD | DGN | 8 | 250 | 210.0 | 185.0 | 35.0 | WWW.100Y.COM.TW DGN (S-PDSO-G8) # PowerPAD ™ PLASTIC SMALL OUTLINE NOTES: - All linear dimensions are in millimeters. - This drawing is subject to change without notice. - Body dimensions do not include mold flash or protrusion. - This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. - See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. Falls within JEDEC MO—187 variation AA—T #### PowerPAD is a trademark of Texas Instruments. # DGN (S-PDSO-G8) # PowerPAD™ PLASTIC SMALL OUTLINE #### THERMAL INFORMATION This PowerPAD $^{\text{M}}$ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Exposed Thermal Pad Dimensions 4206323-2/1 12/11 NOTE: All linear dimensions are in millimeters # DGN (R-PDSO-G8) # PowerPAD™ PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. - F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PowerPAD is a trademark of Texas Instruments DRB (S-PVSON-N8) PLASTIC SMALL OUTLINE NO-LEAD NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Small Outline No-Lead (SON) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.