Direct Modulation/Fast Waveform Generating, 13 GHz, Fractional-N Frequency Synthesizer

ADF4159

FEATURES
- RF bandwidth to 13 GHz
- High and low speed FMCW ramp generation
- 25-bit fixed modulus allows subhertz frequency resolution
- PFD frequencies up to 110 MHz
- Normalized phase noise floor of ~224 dBc/Hz
- FSK and PSK functions
- Sawtooth, triangular, and parabolic waveform generation
- Ramp superimposed with FSK
- Ramp with 2 different sweep rates
- Ramp delay, frequency readback, and interrupt functions
- Programmable phase control
- 2.7 V to 3.45 V analog power supply
- 1.8 V digital power supply
- Programmable charge pump currents
- 3-wire serial interface
- Digital lock detect
- ESD performance: 3000 V HBM, 1000 V CDM
- Qualified for automotive applications

APPLICATIONS
- FMCW radars
- Communications test equipment
- Communications infrastructure

GENERAL DESCRIPTION
The ADF4159 is a 13 GHz, fractional-N frequency synthesizer with modulation and both fast and slow waveform generation capability. The part uses a 25-bit fixed modulus, allowing subhertz frequency resolution.

The ADF4159 consists of a low noise digital phase frequency detector (PFD), a precision charge pump, and a programmable reference divider. The Σ-Δ-based fractional interpolator allows programmable fractional-N division. The INT and FRAC registers define an overall N divider as N = INT + (FRAC/225).

The ADF4159 can be used to implement frequency shift keying (FSK) and phase shift keying (PSK) modulation. Frequency sweep modes are also available to generate various waveforms in the frequency domain, for example, sawtooth and triangular waveforms. Sweeps can be set to run automatically or with each step manually triggered by an external pulse. The ADF4159 features cycle slip reduction circuitry, which enables faster lock times without the need for modifications to the loop filter.

Control of all on-chip registers is via a simple 3-wire interface. The ADF4159 operates with an analog power supply in the range of 2.7 V to 3.45 V and a digital power supply in the range of 1.62 V to 1.98 V. The device can be powered down when not in use.

FUNCTIONAL BLOCK DIAGRAM

Figure 1.
# Table of Contents

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Features</td>
<td>1</td>
</tr>
<tr>
<td>Applications</td>
<td>1</td>
</tr>
<tr>
<td>General Description</td>
<td>1</td>
</tr>
<tr>
<td>Functional Block Diagram</td>
<td>1</td>
</tr>
<tr>
<td>Revision History</td>
<td>3</td>
</tr>
<tr>
<td>Specifications</td>
<td>4</td>
</tr>
<tr>
<td>Timing Specifications</td>
<td>5</td>
</tr>
<tr>
<td>Absolute Maximum Ratings</td>
<td>7</td>
</tr>
<tr>
<td>Thermal Resistance</td>
<td>7</td>
</tr>
<tr>
<td>ESD Caution</td>
<td>7</td>
</tr>
<tr>
<td>Pin Configuration and Function Descriptions</td>
<td>8</td>
</tr>
<tr>
<td>Typical Performance Characteristics</td>
<td>9</td>
</tr>
<tr>
<td>Theory of Operation</td>
<td>11</td>
</tr>
<tr>
<td>Reference Input Section</td>
<td>11</td>
</tr>
<tr>
<td>RF Input Stage</td>
<td>11</td>
</tr>
<tr>
<td>RF INT Divider</td>
<td>11</td>
</tr>
<tr>
<td>25-Bit Fixed Modulus</td>
<td>11</td>
</tr>
<tr>
<td>INT, FRAC, and R Counter Relationship</td>
<td>11</td>
</tr>
<tr>
<td>R Counter</td>
<td>11</td>
</tr>
<tr>
<td>Phase Frequency Detector (PFD) and Charge Pump</td>
<td>12</td>
</tr>
<tr>
<td>MUXOUT and Lock Detect</td>
<td>12</td>
</tr>
<tr>
<td>Input Shift Register</td>
<td>12</td>
</tr>
<tr>
<td>Program Modes</td>
<td>12</td>
</tr>
<tr>
<td>Register Maps</td>
<td>13</td>
</tr>
<tr>
<td>FRAC/INT Register (R0) Map</td>
<td>15</td>
</tr>
<tr>
<td>LSB FRAC Register (R1) Map</td>
<td>16</td>
</tr>
<tr>
<td>R Divider Register (R2) Map</td>
<td>17</td>
</tr>
<tr>
<td>Function Register (R3) Map</td>
<td>19</td>
</tr>
<tr>
<td>Clock Register (R4) Map</td>
<td>21</td>
</tr>
<tr>
<td>Deviation Register (R5) Map</td>
<td>22</td>
</tr>
<tr>
<td>Step Register (R6) Map</td>
<td>23</td>
</tr>
<tr>
<td>Delay Register (R7) Map</td>
<td>24</td>
</tr>
<tr>
<td>Applications Information</td>
<td>25</td>
</tr>
<tr>
<td>Initialization Sequence</td>
<td>25</td>
</tr>
<tr>
<td>RF Synthesizer Worked Example</td>
<td>25</td>
</tr>
<tr>
<td>Reference Doubler</td>
<td>25</td>
</tr>
<tr>
<td>Cycle Slip Reduction for Faster Lock Times</td>
<td>25</td>
</tr>
<tr>
<td>Modulation</td>
<td>26</td>
</tr>
<tr>
<td>Waveform Generation</td>
<td>26</td>
</tr>
<tr>
<td>Waveform Deviations and Timing</td>
<td>27</td>
</tr>
<tr>
<td>Single Ramp Burst</td>
<td>27</td>
</tr>
<tr>
<td>Single Triangular Burst</td>
<td>27</td>
</tr>
<tr>
<td>Single Sawtooth Burst</td>
<td>27</td>
</tr>
<tr>
<td>Sawtooth Ramp</td>
<td>27</td>
</tr>
<tr>
<td>Triangular Ramp</td>
<td>27</td>
</tr>
<tr>
<td>FMCW Radar Ramp Settings Worked Example</td>
<td>27</td>
</tr>
<tr>
<td>Activating the Ramp</td>
<td>28</td>
</tr>
<tr>
<td>Other Waveforms</td>
<td>28</td>
</tr>
<tr>
<td>Ramp Complete Signal to MUXOUT</td>
<td>31</td>
</tr>
<tr>
<td>External Control of Ramp Steps</td>
<td>31</td>
</tr>
<tr>
<td>Interrupt Modes and Frequency Readback</td>
<td>32</td>
</tr>
<tr>
<td>Fast Lock Mode</td>
<td>33</td>
</tr>
<tr>
<td>Spur Mechanisms</td>
<td>34</td>
</tr>
<tr>
<td>Filter Design Using ADIsimPLL</td>
<td>34</td>
</tr>
<tr>
<td>PCB Design Guidelines for the Chip Scale Package</td>
<td>34</td>
</tr>
<tr>
<td>Application of the ADF4159 in FMCW Radar</td>
<td>35</td>
</tr>
<tr>
<td>Outline Dimensions</td>
<td>36</td>
</tr>
<tr>
<td>Ordering Guide</td>
<td>36</td>
</tr>
<tr>
<td>Automotive Products</td>
<td>36</td>
</tr>
</tbody>
</table>
REVISION HISTORY

7/14—Rev. D to Rev. E
Changed θJA from 30.4°C/W to 56°C/W ........................................ 7
Changes to Single Full Triangle Section..................................... 24
Changes to Timeout Interval Section........................................ 27

11/13—Rev. C to Rev. D
Change to General Description Section................................. 1
Moved Revision History Section............................................... 3
Changes to Table 1 ................................................................. 4
Change to 25-Bit Fixed Modulus Section................................. 11
Changes to Loss of Lock (LOL) Section and Lock Detect
Precision (LDP) Section ...................................................... 19
Changes to Σ-Δ Modulator Mode Section, Clock Divider Select
Section, and Clock Divider Mode Section.............................. 21
Added External Control of Ramp Steps Section and Figure 49;
Renumbered Sequentially .................................................... 31
Changes to Fast Lock Timer and Register Sequences Section,
Fast Lock Example Section, and Fast Lock Loop Filter Topology
Section .................................................................................. 33
Changes to Ordering Guide.................................................... 36

9/13—Rev. B to Rev. C
Change to Features Section.................................................... 1
Change to Figure 2 ................................................................. 4
Changes to Figure 24 ............................................................ 13
Added Σ-Δ Modulator Mode Section..................................... 20
Changes to Figure 29 ............................................................ 20
Change to Interrupt Modes and Frequency Readback Section.... 31
Change to Fast Lock Timer and Register Sequences Section.... 32
Changes to Ordering Guide.................................................... 35
Added Automotive Products Section .................................. 35

Changed PFD Antibacklash Pulse from 3 ns to 1 ns in Phase
Frequency Detector (PFD) and Charge Pump Section............ 11
Changes to Charge Pump Current Setting Section and
Reference Doubler Section .................................................... 16
Changes to Negative Bleed Current Enable Section and Loss of
Lock (LOL) Section ............................................................. 18

5/13—Revision A: Initial Version
**SPECIFICATIONS**

AVDD = Vp = 2.7 V to 3.45 V, DVDD = SDVDD = 1.8 V, AGND = DGND = SDGND = CPGND = 0 V, fPFD = 110 MHz, TA = TMIN to TMAX, dBm referred to 50 Ω, unless otherwise noted.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>RF CHARACTERISTICS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>RF Input Frequency (RFIN)</td>
<td>0.5</td>
<td>13</td>
<td>GHz</td>
<td></td>
<td>−10 dBm min to 0 dBm max; for lower frequencies, ensure a slew rate ≥ 400 V/µs</td>
</tr>
<tr>
<td>Prescaler Output Frequency</td>
<td>2</td>
<td></td>
<td>GHz</td>
<td></td>
<td>For higher frequencies, use 8/9 prescaler</td>
</tr>
<tr>
<td>REFERENCE CHARACTERISTICS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>REFIN Input Frequency</td>
<td>10</td>
<td>260</td>
<td>MHz</td>
<td></td>
<td>−5 dBm min to +9 dBm max biased at 1.8/2 (ac coupling ensures 1.8/2 bias); for frequencies &lt; 10 MHz, use a dc-coupled, CMOS-compatible square wave with a slew rate &gt; 25 V/µs</td>
</tr>
<tr>
<td>Reference Doubler Enabled</td>
<td>10</td>
<td>50</td>
<td>MHz</td>
<td></td>
<td>Bit DB20 in Register R2 set to 1</td>
</tr>
<tr>
<td>REFIN Input Capacitance</td>
<td></td>
<td>1.2</td>
<td>pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>REFIN Input Current</td>
<td></td>
<td>±100</td>
<td>µA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PHASE FREQUENCY DETECTOR (PFD)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Phase Detector Frequency</td>
<td></td>
<td>110</td>
<td>MHz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CHARGE PUMP</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ICP Sink/Source Current</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>High Value</td>
<td>4.8</td>
<td>mA</td>
<td></td>
<td></td>
<td>Programmable</td>
</tr>
<tr>
<td>Low Value</td>
<td>300</td>
<td>µA</td>
<td></td>
<td></td>
<td>RSET = 5.1 kΩ</td>
</tr>
<tr>
<td>Absolute Accuracy</td>
<td>2.5</td>
<td>%</td>
<td></td>
<td></td>
<td>RSET = 5.1 kΩ</td>
</tr>
<tr>
<td>RSET Range</td>
<td>4.59</td>
<td>5.1</td>
<td>5.61</td>
<td>kΩ</td>
<td></td>
</tr>
<tr>
<td>ICP Three-State Leakage Current</td>
<td>1</td>
<td>nA</td>
<td></td>
<td></td>
<td>Sink and source current</td>
</tr>
<tr>
<td>Sink and Source Matching</td>
<td>2</td>
<td>%</td>
<td></td>
<td></td>
<td>0.5 V &lt; VCP &lt; Vp − 0.5 V</td>
</tr>
<tr>
<td>ICP vs. VCP</td>
<td>2</td>
<td>%</td>
<td></td>
<td></td>
<td>0.5 V &lt; VCP &lt; Vp − 0.5 V</td>
</tr>
<tr>
<td>ICP vs. Temperature</td>
<td>2</td>
<td>%</td>
<td></td>
<td></td>
<td>VCP = Vp/2</td>
</tr>
<tr>
<td>LOGIC INPUTS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input High Voltage, VINH</td>
<td>1.17</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Low Voltage, VINL</td>
<td>0.4</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Current, IINH/IINL</td>
<td>±1</td>
<td>µA</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Capacitance, CIN</td>
<td>10</td>
<td>pF</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LOGIC OUTPUTS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output High Voltage, VOH</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Low Voltage, VOL</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output High Current, IOH</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>POWER SUPPLIES</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AVDD</td>
<td>2.7</td>
<td>3.45</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DVDD, SDVDD</td>
<td>1.62</td>
<td>1.8</td>
<td>1.98</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Vp</td>
<td>2.7</td>
<td>3.45</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>A00</td>
<td></td>
<td>26</td>
<td>40</td>
<td>mA</td>
<td>Supply current drawn by AVDD; fFDD = 110 MHz</td>
</tr>
<tr>
<td>D00</td>
<td></td>
<td>7.5</td>
<td>10</td>
<td>mA</td>
<td>Supply current drawn by DVDD; fFDD = 110 MHz</td>
</tr>
<tr>
<td>Ip</td>
<td></td>
<td>5.5</td>
<td>7</td>
<td>mA</td>
<td>Supply current drawn by Vp; fFDD = 110 MHz</td>
</tr>
<tr>
<td>Power-Down Mode</td>
<td></td>
<td>2</td>
<td></td>
<td>µA</td>
<td></td>
</tr>
</tbody>
</table>
### NOISE CHARACTERISTICS

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>Normalized Phase Noise Floor³</td>
<td></td>
<td></td>
<td></td>
<td>dBc/Hz</td>
<td>PLL loop BW = 1 MHz</td>
</tr>
<tr>
<td>Integer-N Mode</td>
<td>−224</td>
<td></td>
<td></td>
<td></td>
<td>FRAC = 0; see Σ-Δ Modulator Mode section</td>
</tr>
<tr>
<td>Fractional-N Mode</td>
<td>−217</td>
<td></td>
<td></td>
<td>dBc/Hz</td>
<td></td>
</tr>
<tr>
<td>Normalized 1/f Noise (PN₁/f)⁴</td>
<td>−120</td>
<td></td>
<td></td>
<td>dBc/Hz</td>
<td>Measured at 10 kHz offset, normalized to 1 GHz</td>
</tr>
<tr>
<td>Phase Noise Performance⁵</td>
<td></td>
<td></td>
<td></td>
<td>dBc/Hz</td>
<td>At VCO output</td>
</tr>
<tr>
<td>12,002 MHz Output⁶</td>
<td>−96</td>
<td></td>
<td></td>
<td></td>
<td>At 50 kHz offset, 100 MHz PFD frequency</td>
</tr>
</tbody>
</table>

1. Operating temperature: −40°C to +125°C.
2. Guaranteed by design. Sample tested to ensure compliance.
3. This specification can be used to calculate phase noise for any application. Use the formula ((Normalized Phase Noise Floor) + 10 log(fPFD) + 20 log(N)) to calculate in-band phase noise performance as seen at the VCO output.
4. The PLL phase noise is composed of flicker (1/f) noise plus the normalized PLL noise floor. The formula for calculating the 1/f noise contribution at an RF frequency (fRF) and at an offset frequency (f) is given by PN = PN₁/f + 10 log(10 kHz/f) + 20 log(fRF/1 GHz). Both the normalized phase noise floor and flicker noise are modeled in ADIsimPLL.
5. The phase noise is measured with the EV-ADF4159EB3Z and the Rohde & Schwarz FSUP signal source analyzer.
6. fREFIN = 100 MHz; fPFD = 100 MHz; offset frequency = 50 kHz; RFOUT = 12,002 MHz; N = 120.02; loop bandwidth = 250 kHz.

### TIMING SPECIFICATIONS

AVDD = VREF = 2.7 V to 3.45 V, DVDD = SDVDD = 1.8 V, AGND = DGND = SDGND = CPGND = 0 V, TA = TMIN to TMAX, dBm referred to 50 Ω, unless otherwise noted.

#### Table 2. Write Timing

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Limit at TMIN to TMAX</th>
<th>Unit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>t₁</td>
<td>20 ns min</td>
<td></td>
<td>LE setup time</td>
</tr>
<tr>
<td>t₂</td>
<td>10 ns min</td>
<td></td>
<td>DATA to CLK setup time</td>
</tr>
<tr>
<td>t₃</td>
<td>10 ns min</td>
<td></td>
<td>DATA to CLK hold time</td>
</tr>
<tr>
<td>t₄</td>
<td>25 ns min</td>
<td></td>
<td>CLK high duration</td>
</tr>
<tr>
<td>t₅</td>
<td>25 ns min</td>
<td></td>
<td>CLK low duration</td>
</tr>
<tr>
<td>t₆</td>
<td>10 ns min</td>
<td></td>
<td>CLK to LE setup time</td>
</tr>
<tr>
<td>t₇</td>
<td>20 ns min</td>
<td></td>
<td>LE pulse width</td>
</tr>
</tbody>
</table>

#### Write Timing Diagram

![Write Timing Diagram](image-url)
Table 3. Read Timing

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Limit at $T_{\text{MIN}}$ to $T_{\text{MAX}}$</th>
<th>Unit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>$t_1$</td>
<td>$t_{\text{PFD}} + 20$</td>
<td>ns min</td>
<td>TX DATA setup time</td>
</tr>
<tr>
<td>$t_2$</td>
<td>20</td>
<td>ns min</td>
<td>CLK setup time to data (on MUXOUT)</td>
</tr>
<tr>
<td>$t_3$</td>
<td>25</td>
<td>ns min</td>
<td>CLK high duration</td>
</tr>
<tr>
<td>$t_4$</td>
<td>25</td>
<td>ns min</td>
<td>CLK low duration</td>
</tr>
<tr>
<td>$t_5$</td>
<td>10</td>
<td>ns min</td>
<td>CLK to LE setup time</td>
</tr>
</tbody>
</table>

$t_{\text{PFD}}$ is the period of the PFD frequency; for example, if the PFD frequency is 50 MHz, $t_{\text{PFD}} = 20 \text{ ns}$.

Read Timing Diagram

---

NOTES
1. LE SHOULD BE KEPT HIGH DURING READBACK.

Figure 3. Read Timing Diagram

Figure 4. Load Circuit for MUXOUT Timing, $C_i = 10 \text{ pF}$
**ABSOLUTE MAXIMUM RATINGS**

$T_A = 25°C$, GND = AGND = DGND = SDGND = CPGND = 0 V, unless otherwise noted.

### Table 4.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Rating</th>
</tr>
</thead>
<tbody>
<tr>
<td>$AV_{DD}$ to GND</td>
<td>$-0.3 \text{ V to } +3.9 \text{ V}$</td>
</tr>
<tr>
<td>$DV_{DD}$ to GND</td>
<td>$-0.3 \text{ V to } +2.4 \text{ V}$</td>
</tr>
<tr>
<td>$V_F$ to GND</td>
<td>$-0.3 \text{ V to } +3.9 \text{ V}$</td>
</tr>
<tr>
<td>$V_F$ to $AV_{DD}$</td>
<td>$-0.3 \text{ V to } +0.3 \text{ V}$</td>
</tr>
<tr>
<td>Digital I/O Voltage to GND</td>
<td>$-0.3 \text{ V to } DV_{DD} + 0.3 \text{ V}$</td>
</tr>
<tr>
<td>Analog I/O Voltage to GND</td>
<td>$-0.3 \text{ V to } AV_{DD} + 0.3 \text{ V}$</td>
</tr>
<tr>
<td>$REF_{IN}$ to GND</td>
<td>$-0.3 \text{ V to } DV_{DD} + 0.3 \text{ V}$</td>
</tr>
<tr>
<td>$RF_{IN}$ to GND</td>
<td>$-0.3 \text{ V to } AV_{DD} + 0.3 \text{ V}$</td>
</tr>
<tr>
<td>Operating Temperature Range,</td>
<td>$-40°C$ to $+125°C$</td>
</tr>
<tr>
<td>Industrial</td>
<td></td>
</tr>
<tr>
<td>Storage Temperature Range</td>
<td>$-65°C$ to $+125°C$</td>
</tr>
<tr>
<td>Maximum Junction Temperature</td>
<td>$150°C$</td>
</tr>
<tr>
<td>Reflow Soldering</td>
<td></td>
</tr>
<tr>
<td>Peak Temperature</td>
<td>$260°C$</td>
</tr>
<tr>
<td>Time at Peak Temperature</td>
<td>40 sec</td>
</tr>
<tr>
<td>ESD</td>
<td></td>
</tr>
<tr>
<td>Charged Device Model</td>
<td>1000 V</td>
</tr>
<tr>
<td>Human Body Model</td>
<td>3000 V</td>
</tr>
</tbody>
</table>

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**THERMAL RESISTANCE**

Thermal impedance ($\theta_{JA}$) is specified for a device with the exposed pad soldered to AGND.

### Table 5. Thermal Resistance

<table>
<thead>
<tr>
<th>Package Type</th>
<th>$\theta_{JA}$</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>24-Lead LFCSP_WQ</td>
<td>56</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

**ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

Table 6. Pin Function Descriptions

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Mnemonic</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>CPGND</td>
<td>Charge Pump Ground. This pin is the ground return path for the charge pump.</td>
</tr>
<tr>
<td>2, 3</td>
<td>AGND</td>
<td>Analog Ground.</td>
</tr>
<tr>
<td>4</td>
<td>RFinB</td>
<td>Complementary input to the RF Prescaler. Decouple this pin to the ground plane with a small bypass capacitor, typically 100 pF.</td>
</tr>
<tr>
<td>5</td>
<td>RFinA</td>
<td>Input to the RF Prescaler. This small signal input is normally ac-coupled from the VCO.</td>
</tr>
<tr>
<td>6, 7, 8</td>
<td>AVDD</td>
<td>Positive Power Supply for the RF Section. Place decoupling capacitors to the ground plane as close as possible to these pins.</td>
</tr>
<tr>
<td>9</td>
<td>REFIN</td>
<td>Reference Input. This CMOS input has a nominal threshold of DVDD/2 and an equivalent input resistance of 100 kΩ. It can be driven from a TTL or CMOS crystal oscillator, or it can be ac-coupled.</td>
</tr>
<tr>
<td>10</td>
<td>DGND</td>
<td>Digital Ground.</td>
</tr>
<tr>
<td>11</td>
<td>SDGND</td>
<td>Digital Σ-Δ Modulator Ground. This pin is the ground return path for the Σ-Δ modulator.</td>
</tr>
<tr>
<td>12</td>
<td>TXDATA</td>
<td>Transmit Data Pin. This pin provides the data to be transmitted in FSK or PSK mode and also controls some ramping functionality.</td>
</tr>
<tr>
<td>13</td>
<td>CE</td>
<td>Chip Enable (1.8 V Logic). A logic low on this pin powers down the device and places the charge pump output into three-state mode.</td>
</tr>
<tr>
<td>14</td>
<td>CLK</td>
<td>Serial Clock Input. This input is used to clock in the serial data to the registers. The data is latched into the input shift register on the CLK rising edge. This input is a high impedance CMOS input.</td>
</tr>
<tr>
<td>15</td>
<td>DATA</td>
<td>Serial Data Input. The serial data is loaded MSB first; the three LSBs are the control bits. This input is a high impedance CMOS input.</td>
</tr>
<tr>
<td>16</td>
<td>LE</td>
<td>Load Enable Input. When LE is high, the data stored in the input shift register is loaded into one of the eight latches; the latch is selected using the control bits. This input is a high impedance CMOS input.</td>
</tr>
<tr>
<td>17</td>
<td>MUXOUT</td>
<td>Multiplexer Output. This pin allows various internal signals to be accessed externally.</td>
</tr>
<tr>
<td>18</td>
<td>SDVDD</td>
<td>Power Supply for the Digital Σ-Δ Modulator. Place decoupling capacitors to the ground plane as close as possible to this pin.</td>
</tr>
<tr>
<td>19</td>
<td>DVDD</td>
<td>Positive Power Supply for the Digital Section. Place decoupling capacitors to the digital ground plane as close as possible to this pin.</td>
</tr>
<tr>
<td>20, 21</td>
<td>SW1, SW2</td>
<td>Switches for Fast Lock.</td>
</tr>
<tr>
<td>22</td>
<td>VF</td>
<td>Charge Pump Power Supply. The voltage on this pin must be greater than or equal to AVDD.</td>
</tr>
</tbody>
</table>
| 23      | RSET     | Connecting a resistor between this pin and ground sets the maximum charge pump output current. The relationship between \( I_{CP,\, MAX} \) and \( R_{SET} \) is as follows: \[
I_{CP,\, MAX} = 4.8\, mA \\
R_{SET} = 5.1\, kΩ.
\]

Connecting a resistor between this pin and ground sets the maximum charge pump output current. The relationship between \( I_{CP,\, MAX} \) and \( R_{SET} \) is as follows: \[
I_{CP,\, MAX} = 4.8\, mA \\
R_{SET} = 5.1\, kΩ.
\] where:
\[
I_{CP,\, MAX} = 4.8\, mA \\
R_{SET} = 5.1\, kΩ.
\]

24 | CP       | Charge Pump Output. When the charge pump is enabled, this output provides ±ICP to the external loop filter, which, in turn, drives the external VCO. |
| 25 | EPAD     | Exposed Pad. The LFCS has an exposed pad that must be connected to AGND. |
TYPICAL PERFORMANCE CHARACTERISTICS

Figure 6. Phase Noise at 12.002 GHz, $f_{\text{PFD}} = 100$ MHz, $I_{\text{CP}} = 2.5$ mA, Loop Bandwidth = 250 kHz, Bleed Current = 11.03 µA

Figure 7. Sawtooth Ramp, $f_{\text{PFD}} = 100$ MHz, $I_{\text{CP}} = 2.5$ mA, Loop Bandwidth = 250 kHz, CLK1 = 3, CLK2 = 26, DEV = 1024, DEV_OFFSET = 8, Number of Steps = 64

Figure 8. Sawtooth Ramp with Delay, $f_{\text{PFD}} = 100$ MHz, $I_{\text{CP}} = 2.5$ mA, Loop Bandwidth = 250 kHz, CLK1 = 3, CLK2 = 26, DEV = 1024, DEV_OFFSET = 8, Number of Steps = 64, Delay Word = 1000

Figure 9. Sawtooth Burst, $f_{\text{PFD}} = 100$ MHz, $I_{\text{CP}} = 2.5$ mA, Loop Bandwidth = 250 kHz, CLK1 = 3, CLK2 = 26, DEV = 1024, DEV_OFFSET = 8, Number of Steps = 64

Figure 10. Dual Sawtooth Ramp, $f_{\text{PFD}} = 100$ MHz, $I_{\text{CP}} = 2.5$ mA, Loop Bandwidth = 250 kHz, CLK1 = 3; First Ramp: CLK2 = 26, DEV = 1024, DEV_OFFSET = 8, Number of Steps = 64; Second Ramp: CLK2 = 52, DEV = 1024, DEV_OFFSET = 7, Number of Steps = 64

Figure 11. Triangle Ramp, $f_{\text{PFD}} = 100$ MHz, $I_{\text{CP}} = 2.5$ mA, Loop Bandwidth = 250 kHz, CLK1 = 3, CLK2 = 26, DEV = 1024, DEV_OFFSET = 8, Number of Steps = 64
Figure 12. Fast Ramp (Triangle Ramp with Different Slopes), $f_{PD} = 100$ MHz, $I_C = 2.5$ mA, Loop Bandwidth = 250 kHz, $CLK_1 = 3$; Up Ramp: $CLK_2 = 26$, $DEV = 1024$, $DEV\_OFFSET = 8$, Number of Steps = 64; Down Ramp: $CLK_2 = 70$, $DEV = 16384$, $DEV\_OFFSET = 8$, Number of Steps = 4

Figure 13. Phase Shift Keying (PSK), Loop Bandwidth = 250 kHz, Phase Value = 1024, Data Rate = 20 kHz

Figure 14. Frequency Shift Keying (FSK), Loop Bandwidth = 250 kHz, $CLK_1 = 3$, $CLK_2 = 26$, $DEV = 1024$, $DEV\_OFFSET = 8$, Number of Steps = 64; FSK: $DEV = -512$, $DEV\_OFFSET = 8$

Figure 15. FSK Ramp, $f_{PD} = 100$ MHz, $I_C = 2.5$ mA, Loop Bandwidth = 250 kHz, $CLK_1 = 3$; Up Ramp: $CLK_2 = 26$, $DEV = 1024$, $DEV\_OFFSET = 8$, Number of Steps = 64; Down Ramp: $CLK_2 = 70$, $DEV = 16384$, $DEV\_OFFSET = 8$, Number of Steps = 4

Figure 16. RFIN Sensitivity at Nominal Temperature

Figure 17. Charge Pump Output Characteristics
THEORY OF OPERATION

REFERENCE INPUT SECTION

Figure 18 shows the reference input stage. The SW1 and SW2 switches are normally closed (NC in Figure 18). The SW3 switch is normally open (NO in Figure 18). When power-down is initiated, SW3 is closed, and SW1 and SW2 are opened. In this way, no loading of the REF\textsubscript{IN} pin occurs during power-down.

RF INPUT STAGE

Figure 19 shows the RF input stage. The input stage is followed by a two-stage limiting amplifier to generate the current-mode logic (CML) clock levels required for the prescaler.

RF INT DIVIDER

The RF INT CMOS divider allows a division ratio in the PLL feedback counter. Division ratios from 23 to 4095 are allowed.

25-BIT FIXED MODULUS

The ADF4159 has a 25-bit fixed modulus. This modulus allows output frequencies to be spaced with a resolution of

\[ f_{RES} = f_{PFD}/2^{25} \]

where \( f_{PFD} \) is the frequency of the phase frequency detector (PFD). For example, with a PFD frequency of 100 MHz, frequency steps of 2.98 Hz are possible. Due to the architecture of the Σ-Δ modulator, there is a fixed \(+ (f_{PFD}/2^{26})\) offset on the VCO output. To remove this offset, see the Σ-Δ Modulator Mode section.

INT, FRAC, AND R COUNTER RELATIONSHIP

The INT and FRAC values, in conjunction with the R counter, make it possible to generate output frequencies that are spaced by fractions of the PFD frequency.

The RF VCO frequency (RF\textsubscript{OUT}) equation is

\[ RF_{OUT} = (INT + (FRAC/2^{25})) \times f_{PFD} \]

where:

- \( RF_{OUT} \) is the output frequency of the external voltage controlled oscillator (VCO).
- INT is the preset divide ratio of the binary 12-bit counter (23 to 4095).
- FRAC is the numerator of the fractional division (0 to \( 2^{25} - 1 \)).

The PFD frequency (\( f_{PFD} \)) equation is

\[ f_{PFD} = \text{REF\textsubscript{IN}} \times [(1 + D)/(R \times (1 + T))] \]

where:

- \( \text{REF\textsubscript{IN}} \) is the reference input frequency.
- \( D \) is the \( \text{REF\textsubscript{IN}} \) doubler bit (0 or 1).
- \( R \) is the preset divide ratio of the binary 5-bit programmable reference (R) counter (1 to 32).
- \( T \) is the \( \text{REF\textsubscript{IN}} \) divide-by-2 bit (0 or 1).

R COUNTER

The 5-bit R counter allows the input reference frequency (REF\textsubscript{IN}) to be divided down to supply the reference clock to the PFD. Division ratios from 1 to 32 are allowed.
PHASE FREQUENCY DETECTOR (PFD) AND CHARGE PUMP

The PFD takes inputs from the R counter and N counter and produces an output proportional to the phase and frequency difference between them. Figure 21 shows a simplified schematic of the PFD.

The PFD includes a fixed delay element that sets the width of the antibacklash pulse, which is typically 1 ns. This pulse ensures that there is no dead zone in the PFD transfer function and gives a consistent reference spur level.

MUXOUT AND LOCK DETECT

The multiplexer output on the ADF4159 allows the user to access various internal points on the chip. The state of MUXOUT is controlled by the M4, M3, M2, and M1 bits in Register R0 (see Figure 25). Figure 22 shows the MUXOUT section in block diagram form.

INPUT SHIFT REGISTER

The ADF4159 digital section includes a 5-bit R counter, a 12-bit INT counter, and a 25-bit FRAC counter. Data is clocked into the 32-bit input shift register on each rising edge of CLK. The data is clocked in MSB first. Data is transferred from the input shift register to one of eight latches on the rising edge of LE.

The destination latch is determined by the state of the three control bits (C3, C2, and C1) in the input shift register. As shown in Figure 2, the control bits are the three LSBs (DB2, DB1, and DB0, respectively). Table 7 shows the truth table for these bits. Figure 23 and Figure 24 provide a summary of how the latches are programmed.

Table 7. Truth Table for the C3, C2, and C1 Control Bits

<table>
<thead>
<tr>
<th>Control Bits</th>
<th>Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 0 0</td>
<td>R0</td>
</tr>
<tr>
<td>0 0 1</td>
<td>R1</td>
</tr>
<tr>
<td>0 1 0</td>
<td>R2</td>
</tr>
<tr>
<td>0 1 1</td>
<td>R3</td>
</tr>
<tr>
<td>1 0 0</td>
<td>R4</td>
</tr>
<tr>
<td>1 0 1</td>
<td>R5</td>
</tr>
<tr>
<td>1 1 0</td>
<td>R6</td>
</tr>
<tr>
<td>1 1 1</td>
<td>R7</td>
</tr>
</tbody>
</table>

PROGRAM MODES

Table 7 and Figure 25 through Figure 32 show how the program modes are set up in the ADF4159.

The following settings in the ADF4159 are double buffered: LSB fractional value, phase value, charge pump current setting, reference divide-by-2, reference doubler, INT counter value, and CLK, divider value. Before the part uses a new value for any double-buffered setting, the following two events must occur:

1. The new value is latched into the device by writing to the appropriate register.
2. A new write is performed to Register 0 (R0).

For example, updating the fractional value involves a write to the 13 LSB bits in R1 and the 12 MSB bits in R0. R1 must be written to first, followed by the write to R0. The frequency change begins after the write to R0. Double-buffering ensures that the bits written to R1 do not take effect until after the write to R0.
### REGISTER MAPS

#### FRAC/INT REGISTER (R0)

<table>
<thead>
<tr>
<th>CONTROL BITS</th>
<th>12-BIT INTEGER VALUE (INT)</th>
<th>12-BIT MSB FRACTIONAL VALUE (FRAC)</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB31-DB0</td>
<td>DB31-DB0</td>
<td>DB31-DB0</td>
</tr>
</tbody>
</table>

#### LSB FRAC REGISTER (R1)

<table>
<thead>
<tr>
<th>RESERVED</th>
<th>DB28-DB0</th>
<th>13-BIT LSB FRACTIONAL VALUE (FRAC)</th>
<th>DBB</th>
<th>12-BIT PHASE VALUE</th>
<th>DBB</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 0 0 0 0</td>
<td>D13</td>
<td>D13</td>
<td>D12</td>
<td>D11</td>
<td>D10</td>
</tr>
</tbody>
</table>

#### R DIVIDER REGISTER (R2)

<table>
<thead>
<tr>
<th>RESERVED</th>
<th>DB12-DB0</th>
<th>5-BIT R COUNTER</th>
<th>12-BIT CLK1 DIVIDER VALUE</th>
<th>DBB</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 0 0 0 0</td>
<td>CR1</td>
<td>CR1</td>
<td>CR1</td>
<td>D10</td>
</tr>
</tbody>
</table>

#### FUNCTION REGISTER (R3)

<table>
<thead>
<tr>
<th>RESERVED</th>
<th>Db11-Db0</th>
<th>Db11-Db0</th>
<th>Db11-Db0</th>
<th>Db11-Db0</th>
<th>Db11-Db0</th>
<th>Db11-Db0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 0 0 0 0</td>
<td>L1</td>
<td>0 0 0 0 0</td>
<td>U9</td>
<td>L1</td>
<td>0 0 0 0 0</td>
<td>U9</td>
</tr>
</tbody>
</table>

**NOTES**

1. **DBB** = DOUBLE-BUFFERED BITS.

---

Figure 23. Register Summary 1
### CLOCK REGISTER (R4)

<table>
<thead>
<tr>
<th>LE SEL</th>
<th>X-Σ MODULATOR MODE</th>
<th>RAMP STATUS</th>
<th>CLK DIV MODE</th>
<th>12-BIT CLK2 DIVIDER VALUE</th>
<th>CLK DIV SEL</th>
<th>RESERVED</th>
<th>CONTROL BITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>D31</td>
<td>D30</td>
<td>D29</td>
<td>D28</td>
<td>D27</td>
<td>D26</td>
<td>D25</td>
<td>D24</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

### DEVIATION REGISTER (R5)

<table>
<thead>
<tr>
<th>RESERVED</th>
<th>NOTCH INVERT</th>
<th>TX RAMP CLK</th>
<th>PARABOLIC RAMP</th>
<th>INTERRUPT</th>
<th>TXRAMP RAMP</th>
<th>DUAL RAMP</th>
<th>DEV SEL</th>
<th>4-BIT DEVIATION OFFSET WORD</th>
<th>16-BIT DEVIATION WORD</th>
<th>CONTROL BITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>D31</td>
<td>D30</td>
<td>D29</td>
<td>D28</td>
<td>D27</td>
<td>D26</td>
<td>D25</td>
<td>D24</td>
<td>D23</td>
<td>D22</td>
<td>D21</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

### STEP REGISTER (R6)

<table>
<thead>
<tr>
<th>RESERVED</th>
<th>STEP SEL</th>
<th>20-BIT STEP WORD</th>
<th>CONTROL BITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>D31</td>
<td>D30</td>
<td>D29</td>
<td>D28</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

### DELAY REGISTER (R7)

<table>
<thead>
<tr>
<th>RESERVED</th>
<th>TX RIDER PULLUP DELAY</th>
<th>RX RIDER PULLUP DELAY</th>
<th>TX RAMP DELAY</th>
<th>RX RAMP DELAY</th>
<th>SIG FULL TR</th>
<th>SIG TR</th>
<th>FAST RAMP</th>
<th>RAMP DELAY FL</th>
<th>DEL CLK SEL</th>
<th>DEL START EN</th>
<th>12-BIT DELAY START WORD</th>
<th>CONTROL BITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>D31</td>
<td>D30</td>
<td>D29</td>
<td>D28</td>
<td>D27</td>
<td>D26</td>
<td>D25</td>
<td>D24</td>
<td>D23</td>
<td>D22</td>
<td>D21</td>
<td>D20</td>
<td>D19</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

**Notes**

1. DBB = DOUBLE-BUFFERED BITS.

**Figure 24. Register Summary 2**
FRAC/INT REGISTER (R0) MAP

When Bits DB[26:15] are set to 000, the on-chip FRAC/INT register (Register R0) is programmed (see Figure 25).

Ramp On

When Bit DB31 is set to 1, the ramp function is enabled. When Bit DB31 is set to 0, the ramp function is disabled.

MUXOUT Control

The on-chip multiplexer of the ADF4159 is controlled by Bits DB[30:27]. See Figure 25 for the truth table.

12-Bit Integer Value (INT)

Bits DB[26:15] set the INT value, which forms part of the overall feedback division factor. For more information, see the INT, FRAC, and R Counter Relationship section.

12-Bit MSB Fractional Value (FRAC)

Bits DB[14:3], along with Bits DB[27:15] in the LSB FRAC register (Register R1), set the FRAC value that is loaded into the fractional interpolator. The FRAC value forms part of the overall feedback division factor. These 12 bits are the most significant bits (MSBs) of the 25-bit FRAC value; Bits DB[27:15] in the LSB FRAC register (Register R1) are the least significant bits (LSBs). For more information, see the RF Synthesizer Worked Example section.

---

**Figure 25. FRAC/INT Register (R0) Map**

---

Rev. E | Page 15 of 36
**LSB FRAC REGISTER (R1) MAP**

When Bits DB[2:0] are set to 001, the on-chip LSB FRAC register (Register R1) is programmed (see Figure 26).

**Reserved Bits**

All reserved bits must be set to 0 for normal operation.

**Phase Adjustment**

Bit DB28 enables and disables phase adjustment. The phase shift is generated by the value programmed in Bits DB[14:3].

**13-Bit LSB Fractional Value (FRAC)**

Bits DB[27:15], along with Bits DB[14:3] in the FRAC/INT register (Register R0), set the FRAC value that is loaded into the fractional interpolator. The FRAC value forms part of the overall feedback division factor.

These 13 bits are the least significant bits (LSBs) of the 25-bit FRAC value; Bits DB[14:3] in the FRAC/INT register are the most significant bits (MSBs). For more information, see the RF Synthesizer Worked Example section.

**12-Bit Phase Value**

Bits DB[14:3] control the phase word. The phase word is used to increase the RF output phase relative to the current phase. The phase change occurs after a write to Register R0.

\[
\text{Phase Shift} = \frac{\text{Phase Value} \times 360°}{2^{12}}
\]

For example, Phase Value = 512 increases the phase by 45°.

To use phase adjustment, Bit DB28 must be set to 1. If phase adjustment is not used, it is recommended that the phase value be set to 0.

---

**Figure 26. LSB FRAC Register (R1) Map**

---

<table>
<thead>
<tr>
<th>RESERVED</th>
<th>PHASE ADJ</th>
<th>13-BIT LSB FRACTIONAL VALUE (FRAC)</th>
<th>12-BIT PHASE VALUE</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB31 DB30 DB29 DB28 DB27 DB26 DB25 DB24 DB23 DB22 DB21 DB20 DB19 DB18 DB17 DB16 DB15 DB14 DB13 DB12 DB11 DB10 DB9 DB8 DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0</td>
<td>0 0 0 P1</td>
<td>F13 F12 ... F2 F1</td>
<td>P12 P11 ... P2 P1</td>
</tr>
</tbody>
</table>

P1: PHASE ADJ

0: DISABLED
1: ENABLED

LSB FRACTIONAL VALUE (FRAC)*

<table>
<thead>
<tr>
<th>F13 F12 ... F2 F1</th>
<th>8191 8190 8189 8188 ... 0000</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 0 ... 0 0 0 0 0 0</td>
<td>0000</td>
</tr>
<tr>
<td>0 0 ... 0 0 1 1 0 2</td>
<td>0000</td>
</tr>
<tr>
<td>0 0 ... 1 1 1 1 1 3</td>
<td>0000</td>
</tr>
<tr>
<td>...</td>
<td>...</td>
</tr>
<tr>
<td>1 1 ... 0 0 8188</td>
<td>0000</td>
</tr>
<tr>
<td>1 1 ... 0 1 8189</td>
<td>0000</td>
</tr>
<tr>
<td>1 1 ... 1 0 8190</td>
<td>0000</td>
</tr>
<tr>
<td>1 1 ... 1 1 8191</td>
<td>0000</td>
</tr>
</tbody>
</table>

P12 P11 ... P2 P1: PHASE VALUE

<table>
<thead>
<tr>
<th>P12 P11 ... P2 P1</th>
<th>2047</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 0 ... 0 0 0 0 0 0</td>
<td>0000</td>
</tr>
<tr>
<td>0 0 ... 1 1 1 1 1 3</td>
<td>0000</td>
</tr>
<tr>
<td>0 0 ... 1 0 1 0 1 2</td>
<td>0000</td>
</tr>
<tr>
<td>0 0 ... 0 1 1 1 1 1</td>
<td>0000</td>
</tr>
<tr>
<td>0 0 ... 0 0 0 0 0 0</td>
<td>0000</td>
</tr>
<tr>
<td>1 1 ... 1 1 1 1 1 1</td>
<td>0000</td>
</tr>
<tr>
<td>1 1 ... 1 0 1 0 1 2</td>
<td>0000</td>
</tr>
<tr>
<td>1 1 ... 0 1 1 1 1 1</td>
<td>0000</td>
</tr>
<tr>
<td>1 1 ... 0 0 0 0 0 0</td>
<td>0000</td>
</tr>
</tbody>
</table>


**NOTES**

1. DBB = DOUBLE-BUFFERED BITS.
R DIVIDER REGISTER (R2) MAP

When Bits DB[2:0] are set to 010, the on-chip R divider register (Register R2) is programmed (see Figure 27).

Reserved Bits

All reserved bits must be set to 0 for normal operation.

CSR Enable

When Bit DB28 is set to 1, cycle slip reduction (CSR) is enabled. Cycle slip reduction is a method for improving lock times. Note that the signal at the PFD must have a 50% duty cycle for cycle slip reduction to work. In addition, the charge pump current setting must be set to its minimum value. For more information, see the Cycle Slip Reduction for Faster Lock Times section.

The cycle slip reduction feature can be used only when the phase detector polarity setting is positive (Bit DB6 = 1 in Register R3). CSR cannot be used if the phase detector polarity setting is negative (Bit DB6 = 0 in Register R3).

Charge Pump Current Setting

Bits DB[27:24] set the charge pump current (see Figure 27). Set these bits to the charge pump current that the loop filter is designed with. Best practice is to design the loop filter for a charge pump current of 2.5 mA or 2.81 mA and then use the programmable charge pump current to tweak the frequency response. See the Reference Doubler section for information on setting the charge pump current when the doubler is enabled.

Prescaler (P/P + 1)

The dual-modulus prescaler (P/P + 1), along with the INT, FRAC, and fixed modulus values, determines the overall division ratio from RFIn to the PFD input. Bit DB22 sets the prescaler value.

Operating at CML levels, the prescaler takes the clock from the RF input stage and divides it down for the counters. The prescaler is based on a synchronous 4/5 core. When the prescaler is set to 4/5, the maximum RF frequency allowed is 8 GHz. Therefore, when operating the ADF4159 at frequencies greater than 8 GHz, the prescaler must be set to 8/9. The prescaler limits the INT value as follows:

- Prescaler = 4/5: NMIN = 23
- Prescaler = 8/9: NMIN = 75

RDIV2

When Bit DB21 is set to 1, a divide-by-2 toggle flip-flop is inserted between the R counter and the PFD. This feature can be used to provide a 50% duty cycle signal at the PFD.

Reference Doubler

When Bit DB20 is set to 0, the reference doubler is disabled, and the RFIn signal is fed directly to the 5-bit R counter. When Bit DB20 is set to 1, the reference doubler is enabled, and the RFIn frequency is multiplied by a factor of 2 before the signal is fed into the 5-bit R counter. When the doubler is enabled, the RFIn falling edge is the active edge at the PFD input to the fractional synthesizer. When the doubler is enabled, both the rising and falling edges of RFIn become active edges at the PFD input.

When the reference doubler is enabled, for optimum phase noise performance, it is recommended to only use charge pump current settings 0b0000 to 0b0111, that is, 0.31 mA to 2.5 mA. In this case, best practice is to design the loop filter to for a charge pump current of 1.25 mA or 1.57 mA and then use the programmable charge pump current to tweak the frequency response.

5-Bit R Counter

The 5-bit R counter (Bits DB[19:15]) allows the input reference frequency (RFIn) to be divided down to supply the reference clock to the PFD. Division ratios from 1 to 32 are allowed.

12-Bit CLK1, Divider Value

Bits DB[14:3] program the CLK1 divider value, which determines the duration of the time step in ramp mode.
Figure 27. R Divider Register (R2) Map
**Data Sheet**

**FUNCTION REGISTER (R3) MAP**

When Bits DB[2:0] are set to 011, the on-chip function register (Register R3) is programmed (see Figure 28).

**Reserved Bits**

All reserved bits except Bit DB17 must be set to 0 for normal operation. Bit DB17 must be set to 1 for normal operation.

**Negative Bleed Current**

Bits DB[24:22] set the negative bleed current value ($I_{BLEED}$). Calculate $I_{BLEED}$ using the following formula, and then select the value of Bits DB[24:22] that is closest to the calculated value.

$$I_{BLEED} = \left(4 \times \frac{ICP}{N}\right)$$

where:

- $ICP$ is the charge pump current.
- $N$ is the N counter value.

**Negative Bleed Current Enable**

DB21 enables a negative bleed current in the charge pump. When the charge pump is operating in a nonlinear region, phase noise and spurious performance can degrade. Negative bleed current operates by pushing the charge pump operation region away from this nonlinear region. The programmability feature controls how far the region of operation is moved. If the current is too little, the charge pump will remain in the nonlinear region; if the current is too high, the charge pump will become unstable or degrade the maximum PFD frequency. It is necessary to experiment with various charge pump currents to find the optimum.

The formula for calculating the optimum negative bleed current is shown in the Negative Bleed Current section; however, experimentation may show a different current gives the optimum result.

**Loss of Lock (LOL)**

Bit DB16 enables or disables the loss of lock indication. When this bit is set to 0, the part indicates loss of lock even when the reference is removed. This feature provides an advantage over the standard implementation of lock detect. For more robust operation, set this bit to 1. The loss of lock does not operate as expected when negative bleed current is enabled.

**N SEL**

Bit DB15 can be used to circumvent the issue of pipeline delay between updates of the integer and fractional values in the N counter. Typically, the INT value is loaded first, followed by the FRAC value. This can cause the N counter value to be incorrect for a brief period of time equal to the pipeline delay (about four PFD cycles). This delay has no effect if the INT value was not updated. However, if the INT value has changed, this incorrect N counter value can cause the PLL to overshoot in frequency while it tries to lock to the temporarily incorrect N counter value. After the correct fractional value is loaded, the PLL quickly locks to the correct frequency. Introducing an additional delay to the loading of the INT value using the N SEL bit causes the INT and FRAC values to be loaded at the same time, preventing frequency overshot. The delay is turned on by setting Bit DB15 to 1.

**Σ-Δ Reset**

For most applications, Bit DB14 should be set to 0. When this bit is set to 0, the Σ-Δ modulator is reset on each write to Register R0. If it is not required that the Σ-Δ modulator be reset on each write to Register R0, set this bit to 1.

**Ramp Mode**

Bits DB[11:10] determine the type of generated waveform (see Figure 28 and the Waveform Generation section).

**PSK Enable**

When Bit DB9 is set to 1, PSK modulation is enabled. When this bit is set to 0, PSK modulation is disabled. For more information, see the Phase Shift Keying (PSK) section.

**FSK Enable**

When Bit DB8 is set to 1, FSK modulation is enabled. When this bit is set to 0, FSK modulation is disabled. For more information, see the Frequency Shift Keying (FSK) section.

**Lock Detect Precision (LDP)**

The digital lock detect circuit monitors the PFD up and down pulses (logical OR of the up and down pulses; see Figure 21). Every 32nd pulse is measured. The LDP bit (DB7) specifies the length of each lock detect reference cycle.

- **LDP = 0:** if five consecutive pulses of less than 14 ns are measured, digital lock detect is asserted.
- **LDP = 1:** if five consecutive pulses of less than 6 ns are measured, digital lock detect is asserted.

Digital lock detect remains asserted until the pulse width exceeds 22 ns, a write to Register R0 occurs, or the part is powered down. For more robust operation, set LDP = 1.

**Phase Detector (PD) Polarity**

Bit DB6 sets the phase detector polarity. When the VCO characteristics are positive, set this bit to 1. When the VCO characteristics are negative, set this bit to 0.

**Power-Down**

Bit DB5 provides the programmable power-down mode. Setting this bit to 1 performs a power-down. Setting this bit to 0 returns the synthesizer to normal operation. When the part is in software power-down mode, it retains all information in its registers. The register contents are lost only when the supplies are removed.

When power-down is activated, the following events occur:

- All active dc current paths are removed.
- The RF synthesizer counters are forced to their load state conditions.
- The charge pump is forced into three-state mode.
- The digital lock detect circuitry is reset.
- The RF input is debiased.
- The input shift register remains active and capable of loading and latching data.
**Charge Pump Three-State**

When Bit DB4 is set to 1, the charge pump is placed into three-state mode. For normal charge pump operation, set this bit to 0.

**Counter Reset**

Bit DB3 is the RF counter reset bit. When this bit is set to 1, the RF synthesizer counters are held in reset. For normal operation, set this bit to 0.

---

**Figure 28. Function Register (R3) Map**
CLOCK REGISTER (R4) MAP

When Bits DB[2:0] are set to 100, the on-chip clock register (Register R4) is programmed (see Figure 29).

**LE SEL**

In some applications, it is necessary to synchronize the LE pin with the reference signal. To do this, Bit DB31 must be set to 1. Synchronization is done internally on the part.

**Σ-Δ Modulator Mode**

To completely disable the Σ-Δ modulator, set Bits DB[30:26] to 0b01110, which puts the ADF4159 into integer-N mode, and the channel spacing becomes equal to the PFD frequency. Both the 12-bit MSB fractional value (Register R0, DB[14:3]) and the 13-bit LSB fractional value (Register R1, DB[27:15]) must be set to 0. After writing to Register 4, Register 3 must be written to twice, to 0. After writing to Register 4, Register 3 must be written to twice, the 12-bit MSB fractional value (Register R0, DB[14:3]) and the 13-bit LSB fractional value (Register R1, DB[27:15]) must be set to 0 (That is, write Register 3 with DB3 = 1, then write Register 3 with DB3 = 0.)

All features driven by the Σ-Δ modulator are disabled, such as ramping, PSK, FSK, and phase adjust.

Disabling the Σ-Δ modulator also removes the fixed +\((f_{PFD}/2^n)\)
oramping, PSK, FSK, and phase adjust. All features driven by the Σ-Δ modulator are disabled, such as ramping, PSK, FSK, and phase adjust.

For normal operation, set these bits to 0b00000.

**Ramp Status**

Bits DB[25:21] provide access to the following advanced features (see Figure 29):

- Readback to MUXOUT option: the synthesizer frequency at the moment of interruption can be read back (see the Interrupt Modes and Frequency Readback section).
- Ramp complete to MUXOUT option: a logic high pulse is output on the MUXOUT pin at the end of each ramp.
- Charge pump up and charge pump down options: the charge pump is forced to constantly output up or down pulses, respectively.

When using the readback to MUXOUT or ramp complete to MUXOUT option, the MUXOUT bits in Register R0 (Bits DB[30:27]) must be set to 1111.

**Clock Divider Mode**

Bits DB[20:19] are used to enable Ramp Divider mode or Fast Lock Divider mode. If neither is being used, set these bits to 0b00.

**12-Bit CLK₂ Divider Value**

Bits DB[18:7] program the clock divider (the CLK₂ timer) when the part operates in ramp mode (see the Timeout Interval section). The CLK₂ timer also determines how long the loop remains in wideband mode when fast lock mode is used (see the Fast Lock Mode section).

**Clock Divider Select**

When Bit DB6 is set to 0, CLK₁ is used as the CLK₁ value for a standard ramp, such as sawtooth or triangular. When Bit DB6 is set to 1, CLK₁ is used as the CLK₁ value for the second ramp of the Fast Ramp or Dual Ramp functions. For more information, see the Waveform Deviations and Timing section.

![Figure 29. Clock Register (R4) Map](image-url)
DEVIATION REGISTER (R5) MAP

When Bits DB[2:0] are set to 101, the on-chip deviation register (Register R5) is programmed (see Figure 30).

Reserved Bit
The reserved bit must be set to 0 for normal operation.

TXDATA Invert
When Bit DB30 is set to 1, the parabolic ramp is enabled. When Bit DB30 is set to 0, the clock divider clock is used to clock the ramp. When Bit DB29 is set to 1, the TXDATA clock is used to clock the ramp. When Bit DB29 is set to 0, the parabolic ramp is disabled. For more information, see the Parabolic (Nonlinear) Ramp Mode section.

Parabolic Ramp
When Bit DB28 is set to 1, the parabolic ramp is enabled. When Bit DB28 is set to 0, the parabolic ramp is disabled. For more information, see the Parabolic (Nonlinear) Ramp Mode section.

Interrupt
Bits DB[27:26] determine which type of interrupt is used. This feature is used for reading back the INT and FRAC value of a ramp at a given moment in time (a rising edge on the TXDATA pin triggers the interrupt). From the INT and FRAC bits, the frequency can be obtained. After readback, the sweep can continue or stop at the readback frequency. For more information, see the Interrupt Modes and Frequency Readback section.

FSK Ramp Enable
When Bit DB25 is set to 1, the FSK ramp is enabled. When Bit DB25 is set to 0, the FSK ramp is disabled.

Dual Ramp Enable
When Bit DB24 is set to 1, the second ramp is enabled. When Bit DB24 is set to 0, the second ramp is disabled.

Deviation Select
When Bit DB23 is set to 0, the first deviation word is selected. When Bit DB23 is set to 1, the second deviation word is selected.

4-Bit Deviation Offset Word
Bits DB[22:19] determine the deviation offset word. The deviation offset word affects the deviation resolution.

16-Bit Deviation Word
Bits DB[18:3] determine the signed deviation word. The deviation word defines the deviation step.

Figure 30. Deviation Register (R5) Map
STEP REGISTER (R6) MAP

When Bits DB[2:0] are set to 110, the on-chip step register (Register R6) is programmed (see Figure 31).

Reserved Bits

All reserved bits must be set to 0 for normal operation.

Step Select

When Bit DB23 is set to 0, Step Word 1 is selected. When Bit DB23 is set to 1, Step Word 2 is selected.

20-Bit Step Word

Bits DB[22:3] determine the step word. The step word is the number of steps in the ramp.
**DELAY REGISTER (R7) MAP**

When Bits DB[2:0] are set to 111, the on-chip delay register (Register R7) is programmed (see Figure 32).

**Reserved Bits**

All reserved bits must be set to 0 for normal operation.

**TXDATA Trigger Delay**

When Bit DB23 is set to 0, there is no delay before the start of the ramp when using TXDATA to trigger a ramp. When Bit DB23 is set to 1, a delay is enabled before the start of the ramp if the delayed start is enabled via Bit DB15.

**Triangular Delay**

When Bit DB22 is set to 1, a delay is enabled between each section of a triangular ramp, resulting in a clipped ramp. This setting works only for triangular ramps and when the ramp delay is activated. When Bit DB22 is set to 0, the delay between triangular ramps is disabled.

**Single Full Triangle**

When Bit DB21 is set to 1, the single full triangle function is enabled. When Bit DB21 is set to 0, this function is disabled. To use the single full triangle function, Ramp Mode (Register 3, DB[11:10]) must be set to 0b11, Single Ramp Burst. For more information, see the Waveform Generation section.

**TXDATA Trigger**

When Bit DB20 is set to 1, a logic high on TXDATA activates the ramp. When Bit DB20 is set to 0, this function is disabled.

**Fast Ramp**

When Bit DB19 is set to 1, the triangular waveform is activated with two different slopes. This waveform can be used as an alternative to the sawtooth ramp because it mitigates the overshoot at the end of the ramp in a waveform. Fast ramp is achieved by changing the top frequency to the bottom frequency in a series of small steps instead of one big step. When Bit DB19 is set to 0, the fast ramp function is disabled (see the Fast Ramp Mode section).

**Ramp Delay Fast Lock**

When Bit DB18 is set to 1, the ramp delay fast lock function is enabled. When Bit DB18 is set to 0, this function is disabled.

**Ramp Delay**

When Bit DB17 is set to 1, the delay between ramps function is enabled. When Bit DB17 is set to 0, this function is disabled.

**Delay Clock Select**

When Bit DB16 is set to 0, the PFD clock is selected as the delay clock. When Bit DB16 is set to 1, PFD clock × CLK1 is selected as the delay clock. (CLK1 is set by Bits DB[14:3] in Register R2.)

**Delayed Start Enable**

When Bit DB15 is set to 1, the delayed start is enabled. When Bit DB15 is set to 0, the delayed start is disabled.

**12-Bit Delay Start Word**

Bits DB[14:3] determine the delay start word. The delay start word affects the duration of the ramp start delay.

---

**Figure 32. Delay Register (R7) Map**

Rev. E | Page 24 of 36
APPLICATIONS INFORMATION

INITIALIZE SEQUENCE

After powering up the ADF4159, initialize the part by programming the registers in the following sequence:

1. Delay register (R7).
2. Step register (R6). Load the step register twice, first with STEP SEL = 0 and then with STEP SEL = 1.
3. Deviation register (R5). Load the deviation register twice, first with DEV SEL = 0 and then with DEV SEL = 1.
4. Clock register (R4). Load the clock register twice, first with CLK DIV SEL = 0 and then with CLK DIV SEL = 1.
5. Function register (R3).
6. R divider register (R2).
7. LSB FRAC register (R1).
8. FRAC/INT register (R0).

RF SYNTHESIZER WORKED EXAMPLE

The following equation governs how the synthesizer must be programmed.

\[ RF_{OUT} = (INT + (FRAC/2^{25})) \times f_{PFD} \]  

(4)

where:

- \( RF_{OUT} \) is the RF frequency output.
- \( INT \) is the integer division factor.
- \( FRAC \) is the fractional part.

The PFD frequency (\( f_{PFD} \)) equation is

\[ f_{PFD} = \frac{REF_{IN} \times [(1 + D)/(R \times (1 + T))] \times f_{PFD}}{2^{25}} \]  

(5)

where:

- \( REF_{IN} \) is the reference frequency input.
- \( D \) is the RF REF\(_{IN}\) doubler bit, Bit DB20 in Register R2 (0 or 1).
- \( R \) is the RF reference division factor (1 to 32).
- \( T \) is the reference divide-by-2 bit, Bit DB21 in Register R2 (0 or 1).

For example, in a system where a 12.102 GHz RF frequency output (RF\(_{OUT}\)) is required and a 100 MHz reference frequency input (REF\(_{IN}\)) is available, the frequency resolution is

\[ f_{RES} = \frac{REF_{IN}}{2^{25}} = 2.98 \text{ Hz} \]

(6)

From Equation 5,

\[ f_{PFD} = \frac{[100 \text{ MHz} \times (1 + 0)/1]}{12.102 \text{ GHz}} = 100 \text{ MHz} \]

Calculating the N and FRAC values,

\[ N = \text{int}(RF_{OUT}/f_{PFD}) = 121 \]

\[ FRAC = F_{MSB} \times 2^{24} + F_{LSB} \]

\[ F_{MSB} = \text{int}((RF_{OUT}/f_{PFD}) - N) \times 2^{12}) = 81 \]

\[ F_{LSB} = \text{int}(((RF_{OUT}/f_{PFD}) - N) \times 2^{12}) - F_{MSB} \times 2^{12}) = 7536 \]

where:

- \( F_{MSB} \) is the 12-bit MSB FRAC value in Register R0.
- \( F_{LSB} \) is the 13-bit LSB FRAC value in Register R1.

\text{int()} \) makes an integer of the argument in parentheses.

REFERENCE DOUBLER

The on-chip reference doubler allows the input reference signal to be doubled. This doubling is useful for increasing the PFD comparison frequency. Doubling the PFD frequency usually improves the noise performance of the system by 3 dB. It is important to note that the PFD cannot be operated above 110 MHz due to a limitation in the speed of the \( \Sigma-\Delta \) circuit of the N divider.

CYCLE SLIP REDUCTION FOR FASTER LOCK TIMES

In fast locking applications, a wide loop filter bandwidth is required for fast frequency acquisition, resulting in increased integrated phase noise and reduced spur attenuation. Using cycle slip reduction, the loop bandwidth can be kept narrow to reduce integrated phase noise and attenuate spurs while still realizing fast lock times.

Cycle Slips

Cycle slips occur in integer-N/fractional-N synthesizers when the loop bandwidth is narrow compared with the PFD frequency. The phase error at the PFD inputs accumulates too fast for the PLL to correct, and the charge pump temporarily pumps in the wrong direction, slowing down the lock time dramatically. The ADF4159 contains a cycle slip reduction circuit to extend the linear range of the PFD, allowing faster lock times without loop filter changes.

When the ADF4159 detects that a cycle slip is about to occur, it turns on an extra charge pump current cell. This outputs a constant current to the loop filter or removes a constant current from the loop filter (depending on whether the VCO tuning voltage must increase or decrease to acquire the new frequency). The effect is that the linear range of the PFD is increased. Stability is maintained because the current is constant and is not a pulsed current.

If the phase error increases again to a point where another cycle slip is likely, the ADF4159 turns on another charge pump cell. This continues until the ADF4159 detects that the VCO frequency has exceeded the desired frequency. It then begins to turn off the extra charge pump cells one by one until they are all turned off and the frequency is settled.

Up to seven extra charge pump cells can be turned on. In most applications, seven cells is enough to eliminate cycle slips altogether, giving much faster lock times.

When Bit DB28 in the R divider register (Register R2) is set to 1, cycle slip reduction is enabled. Note that a 45% to 55% duty cycle is needed on the signal at the PFD in order for CSR to operate correctly. The reference divide-by-2 flip-flop can help to provide a 50% duty cycle at the PFD. For example, if a 100 MHz reference frequency is available and the user wants to run the PFD at 10 MHz, setting the R divider factor to 10 results in a 10 MHz PFD signal that is not 50% duty cycle. By setting the R divider factor to 5 and enabling the reference divide-by-2 bit, a 50% duty cycle 10 MHz signal can be achieved.
ADF4159

Note that the cycle slip reduction feature can only be operated when the phase detector polarity setting is positive (Bit DB6 in Register R3 is set to 1). It cannot be used if the phase detector polarity is negative.

**MODULATION**

The ADF4159 can operate in frequency shift keying (FSK) or phase shift keying (PSK) mode.

**Frequency Shift Keying (FSK)**

FSK is implemented by configuring the ADF4159 N divider for the center frequency and then toggling the TXDATA pin. The deviation from the center frequency is set by

\[ f_{DEV} = \left( f_{PFD} \times 2^{25} \right) \times \left( DEV \times 2^{DEV_{OFFSET}} \right) \]  \hspace{1cm} (7)

where:

- \( f_{PFD} \) is the PFD frequency.
- \( DEV \) is a 16-bit word (Bits DB[18:3] in Register R5).
- \( DEV_{OFFSET} \) is a 4-bit word (Bits DB[22:19] in Register R5).

The ADF4159 implements \( f_{DEV} \) by incrementing or decrementing the configured N divider value by \( DEV \times 2^{DEV_{OFFSET}} \).

**FSK Settings Worked Example**

In this example, an FSK system operates at 5.8 GHz with a 25 MHz \( f_{PFD} \), requiring 250 kHz deviation (\( f_{DEV} \)).

Rearrange Equation 7 as follows:

\[
\begin{align*}
(DEV \times 2^{DEV_{OFFSET}}) &= f_{DEV}/(f_{PFD}/2^{25}) \\
(DEV \times 2^{DEV_{OFFSET}}) &= 250 \text{ kHz}/(25 \text{ MHz}/2^{25}) \\
(DEV \times 2^{DEV_{OFFSET}}) &= 335,544.32
\end{align*}
\]

If \( DEV_{OFFSET} \) is set to 6,

\[
DEV = 335,544.32/(2^6) = 5242.88 \approx 5243
\]

Due to the rounding of \( DEV \), \( f_{DEV} = 250.005722 \) kHz.

Toggling the TXDATA pin causes the frequency to hop between \( \pm 250 \) kHz from the programmed center frequency.

**Phase Shift Keying (PSK)**

When the ADF4159 is configured for PSK mode, the output phase of the ADF4159 is equal to

\[
(\text{Phase Value} \times 360^\circ)/2^{12}
\]

The phase value is set in Register 1, Bits DB[14:3]. The PSK modulation is controlled by the TXDATA pin.

For example, if the phase value is 1024, a logic high on the TXDATA pin results in a 90° increase of the output phase. A logic low on the TXDATA pin results in a 90° decrease of the output phase. The polarity can be inverted by negating the phase value.

WAVEFORM GENERATION

The ADF4159 is capable of generating five types of waveforms in the frequency domain: single ramp burst, single triangular burst, single sawtooth burst, continuous sawtooth ramp, and continuous triangular ramp. Figure 33 through Figure 37 show the types of waveforms available.
WAVEFORM DEVIATIONS AND TIMING

Figure 38 shows a version of a ramp.

![Waveform Timing](Image)

The key parameters that define a ramp are:

- Frequency deviation
- Timeout interval
- Number of steps

Frequency Deviation

The frequency deviation for each frequency hop is set by:

\[ f_{\text{DEV}} = \left(f_{\text{RES}}/2^{25}\right) \times (\text{DEV} \times 2^{\text{DEV}_{-}\text{OFFSET}}) \] (7)

where:
- \( f_{\text{RES}} \) is the PFD frequency.
- \( \text{DEV} \) is a 16-bit word (Bits DB[18:3] in Register R5).
- \( \text{DEV}_{-}\text{OFFSET} \) is a 4-bit word (Bits DB[22:19] in Register R5).

Timeout Interval

The time between each frequency hop is set by:

\[ \text{Timer} = \text{CLK}_1 \times \text{CLK}_2 \times (1/f_{\text{RES}}) \] (8)

where:
- \( \text{CLK}_1 \) and \( \text{CLK}_2 \) are the 12-bit clock values (12-bit \( \text{CLK}_1 \) divider in Register R2 and 12-bit \( \text{CLK}_2 \) divider in Register R4). Bits DB[20:19] in Register R4 must be set to 11 for ramp divider.
- \( f_{\text{RES}} \) is the PFD frequency.

Either \( \text{CLK}_1 \) or \( \text{CLK}_2 \) must be greater than 1, that is, \( \text{CLK}_1 = \text{CLK}_2 = 1 \) is not allowed.

Number of Steps

A 20-bit step value (Bits DB[22:3] in Register R6) defines the number of frequency hops that take place. The INT value cannot be incremented by more than \( 2^6 = 256 \) from its starting value.

SINGLE RAMP BURST

The most basic waveform is the single ramp burst. All other waveforms are variations of this waveform. In the single ramp burst, the ADF4159 is locked to the frequency defined in the FRAC/INT register (R0). When the ramp mode is enabled, the ADF4159 increments the N divider value by \( \text{DEV} \times 2^{\text{DEV}_{-}\text{OFFSET}} \), causing a frequency shift, \( f_{\text{DEV}} \), on each timer interval. This shift is repeated until the set number of steps has taken place. The ADF4159 then retains the final N divider value.

SINGLE TRIANGULAR BURST

The single triangular burst is similar to the single ramp burst. However, when the steps are completed, the ADF4159 begins to decrement the N divider value by \( \text{DEV} \times 2^{\text{DEV}_{-}\text{OFFSET}} \) on each timeout interval.

SINGLE SAWTOOTH BURST

In the single sawtooth burst, the N divider value is reset to its initial value on the next timeout interval after the number of steps has taken place. The ADF4159 retains this N divider value.

SAWTOOTH RAMP

The sawtooth ramp is a repeated version of the single sawtooth burst. The waveform is repeated until the ramp is disabled.

TRIANGULAR RAMP

The triangular ramp is a repeated version of the single triangular burst. However, when the steps are completed, the ADF4159 begins to decrement the N divider value by \( \text{DEV} \times 2^{\text{DEV}_{-}\text{OFFSET}} \) on each timeout interval. When the number of steps has again been completed, the part reverts to incrementing the N divider value. Repeating this pattern creates a triangular waveform. The waveform is repeated until the ramp is disabled.

FMCW RADAR RAMP SETTINGS WORKED EXAMPLE

This example describes a frequency modulated continuous wave (FMCW) radar system that requires the RF LO to use a sawtooth ramp over a 50 MHz range every 2 ms. The PFD frequency is 25 MHz, and the RF output range is 5800 MHz to 5850 MHz.

The frequency deviation for each hop in the ramp is set to ~250 kHz.

The frequency resolution of the ADF4159 is calculated as follows:

\[ f_{\text{RES}} = f_{\text{RES}}/2^{25} \] (9)

Using Equation 9, \( f_{\text{RES}} \) is calculated as follows:

\[ f_{\text{RES}} = 25 \text{ MHz}/2^{25} = 0.745 \text{ Hz} \]

\( \text{DEV}_{-}\text{OFFSET} \) is calculated after rearranging Equation 7.

\[ \text{DEV}_{-}\text{OFFSET} = \log_{10}(f_{\text{DEV}}/(f_{\text{RES}} \times \text{DEV}_{-}\text{MAX})) \] (10)

Expressed in \( \log_{10}(x) \), Equation 10 can be rearranged into the following equation:

\[ \text{DEV}_{-}\text{OFFSET} = \log_{10}(f_{\text{DEV}}/(f_{\text{RES}} \times \text{DEV}_{-}\text{MAX})) / \log_{10}(2) \] (11)

where:
- \( f_{\text{DEV}} \) is the frequency deviation.
- \( \text{DEV}_{-}\text{MAX} = 2^{15} \) (maximum value of the deviation word).
- \( \text{DEV}_{-}\text{OFFSET} \) is a 4-bit word.

Using Equation 11, \( \text{DEV}_{-}\text{OFFSET} \) is calculated as follows:

\[ \text{DEV}_{-}\text{OFFSET} = \log_{10}(250 \text{ kHz}/(0.745 \text{ Hz} \times 2^{15})) / \log_{10}(2) = 3.356 \]

After rounding, \( \text{DEV}_{-}\text{OFFSET} = 4 \).
From DEV_OFFSET, the resolution of the frequency deviation can be calculated as follows:

\[ f_{DEV,RES} = f_{RES} \times 2^{DEV,OFFSET} \]  \hspace{1cm} (12)

\[ f_{DEV} = 0.745 \text{ Hz} \times 2^4 = 11.92 \text{ Hz} \]

To calculate the DEV word, use Equation 13.

\[ DEV = f_{DEV} / (f_{RES} \times 2^{DEV,OFFSET}) \]  \hspace{1cm} (13)

Rounding this value to 20,972 and recalculating using Equation 7 to obtain the actual deviation frequency, \( f_{DEV} \), thus produces the following:

\[ f_{DEV} = \left( \frac{25 \text{ MHz}/2^{10}}{25 \text{ MHz}} \times 2^4 \right) = 20,971.52 \]

The number of \( f_{DEV} \) steps required to cover the 50 MHz range is 50 MHz/250.006 kHz = 200. To cover the 50 MHz range in 2 ms, the ADF4159 must hop every 2 ms/200 = 10 µs.

Rearrange Equation 8 to set the timer value (and set CLK2 to 1):

\[ CLK_2 = \frac{\text{Timer} \times f_{PFD}}{CLK_1} = 10 \mu s \times 25 \text{ MHz}/1 = 250 \]

To summarize the settings,

- DEV = 20,972
- Number of steps = 200
- CLK2 = 250
- CLK1 (Bits DB[20:19] = 11, ramp divider, in Register R4)

Using these settings, program the ADF4159 to a center frequency of 5800 MHz and enable the sawtooth ramp to produce the required waveform. If a triangular ramp is used with the same settings, the ADF4159 sweeps from 5800 MHz to 5850 MHz and back down again, taking 4 ms for the entire sweep.

**ACTIVATING THE RAMP**

After setting all required parameters, the ramp must be activated by choosing the desired type of ramp (Bits DB[11:10] in Register R3) and starting the ramp (Bit DB31 = 1 in Register R0).

**Ramp Programming Sequence**

The setting of parameters described in the FMCW Radar Ramp Settings Worked Example section and the activation of the ramp described in the Activating the Ramp section must be completed in the following register write order:

1. Delay register (R7)
2. Step register (R6)
3. Deviation register (R5)
4. Clock register (R4)
5. Function register (R3)
6. R divider register (R2)
7. LSB FRAC register (R1)
8. FRAC/INT register (R0)

**OTHER WAVEFORMS**

**Dual Ramps with Different Ramp Rates**

The ADF4159 can be configured for two ramps with different step and deviation settings. It also allows the ramp rate to be reprogrammed while another ramp is running.

**Example**

In this example, the PLL is locked to 5790 MHz and \( f_{PFD} = 25 \text{ MHz} \). Two ramps are configured, as follows:

- Ramp 1 jumps 100 steps; each step lasts 10 µs and has a frequency deviation of 100 kHz.
- Ramp 2 jumps 80 steps; each step lasts 10 µs and has a frequency deviation of 125 kHz.

To enable the two ramp rates, follow these steps:

1. Activate the dual ramp rates mode by setting Bit DB24 in Register R5 to 1.
2. Program the ramp rate for Ramp 1 by setting the following values:
   - Register R6: set Bit DB23 = 0 and Bits DB[22:3] = 100
3. Program the ramp rate for Ramp 2 by setting the following values:
   - Register R5: set Bit DB23 = 1, Bits DB[18:3] = 20,972, and Bits DB[22:19] = 3
   - Register R6: set Bit DB23 = 1 and Bits DB[22:3] = 80

Figure 39 shows the resulting ramp with two ramp rates. To activate the ramp, see the Activating the Ramp section.
**Ramp Mode with Superimposed FSK Signal**

In traditional approaches, FMCW radars use either linear frequency modulation (LFM) or FSK modulation. Used separately, these modulations introduce ambiguity between measured distance and velocity, especially in multitarget situations. To overcome this issue and enable unambiguous (distance and velocity) multitarget detection, use a ramp with FSK superimposed on it.

**Example**

In this example, the PLL is locked to 5790 MHz and \( f_{PFD} = 25 \) MHz. The ramp with superimposed FSK is configured as follows:

- The number of steps is set to 100; each step lasts 10 µs and has a deviation of 100 kHz.
- The FSK signal is 25 kHz.

To enable ramp mode with FSK superimposed on it, follow these steps:

1. Set Bit DB23 in Register R5 and Bit DB23 in Register R6 to 0.
2. Program the ramp as described in the FMCW Radar Ramp Settings Worked Example section.
3. Program FSK on the ramp to 25 kHz by setting the bits in Register R5 as follows:
   - \( DB[18:3] = 4194 \) (deviation word)
   - \( DB[22:19] = 3 \) (deviation offset word)
   - \( DB23 = 1 \) (deviation word for FSK on the ramp)
   - \( DB25 = 1 \) (ramp with FSK enabled)

Figure 40 shows an example of a ramp with FSK superimposed on it. To activate the ramp, see the Activating the Ramp section.

**Delayed Start**

A delayed start can be used with two different parts to control the start time. Figure 41 shows the theory of delayed start.

**Example**

For example, to program a delayed start with two different parts:

1. Enable the delayed start of ramp option by setting Bit DB15 in Register R7 to 1.
2. Delay the ramp on the first part by 5 µs by setting Bit DB16 in Register R7 to 0 and setting the 12-bit delay start word (Bits DB[14:3] in Register R7) to 125 (\( f_{PFD} = 25 \) MHz). The delay is calculated as follows:
   \[
   \text{Delay} = t_{PFD} \times \text{Delay Start Word} \\
   \text{Delay} = 40 \text{ ns} \times 125 = 5 \mu s
   \]
3. Delay the ramp on the second part by 125 µs by setting Bit DB16 in Register R7 to 1 and setting the 12-bit delay start word (Bits DB[14:3] in Register R7) to 125. The delay is calculated as follows:
   \[
   \text{Delay} = t_{PFD} \times CLK_1 \times \text{Delay Start Word} \\
   \text{Delay} = 40 \text{ ns} \times 25 \times 125 = 125 \mu s
   \]

To activate the ramp, see the Activating the Ramp section.
Delay Between Ramps

The ADF4159 can be configured to add a delay between bursts in ramps. Figure 42, Figure 43, and Figure 44 show a delay between ramps in sawtooth, triangular, and clipped triangular mode, respectively.

Example

For example, to add a delay between bursts in a ramp, follow these steps:

1. Enable the delay between ramps option by setting Bit DB17 in Register R7 to 1.
2. Delay the ramp by 5 µs by setting Bit DB16 in Register R7 to 0 and setting the 12-bit delay start word (Bits DB[14:3] in Register R7) to 125 (fPFD = 25 MHz). The delay is calculated as follows:

\[
\text{Delay} = t_{\text{PFD}} \times \text{Delay Start Word} \\
\text{Delay} = 40 \text{ ns} \times 125 = 5 \mu\text{s}
\]

If a longer delay is needed, for example, 125 µs, set Bit DB16 in Register R7 to 1, and set the 12-bit delay start word (Bits DB[14:3] in Register R7) to 125. The delay is calculated as follows:

\[
\text{Delay} = t_{\text{PFD}} \times \text{CLK1} \times \text{Delay Start Word} \\
\text{Delay} = 40 \text{ ns} \times 25 \times 125 = 125 \mu\text{s}
\]

Dual Ramp Rates Mode with Delay

This mode combines the modes described in the Dual Ramps with Different Ramp Rates section and the Delay Between Ramps section (see Figure 45).

Example

The ADF4159 is capable of generating a parabolic ramp (see Figure 46).

Parabolic (Nonlinear) Ramp Mode

The output frequency is generated according to the following equation:

\[
\text{f_{out}(n + 1)} = \text{f_{out}(n)} + n \times f_{\text{dev}}
\]

where:
- f_{out} is the output frequency.
- n is the step number.
- f_{dev} is the frequency deviation.

It is also possible to activate fast lock operation for the first period of delay by setting Bit DB18 in Register R7 to 1. This feature is useful for sawtooth ramps to mitigate the frequency overshoot on the transition from one sawtooth to the next.
To set up the parabolic ramp mode, follow these steps:

1. Configure one of the following ramp modes:

   For the continuous triangular ramp, the generated frequency range is calculated as follows:
   \[ \Delta f = f_{DEV} \times (\text{Number of Steps} + 2) \times (\text{Number of Steps} + 1)/2 \]
   \[ = 132.6 \text{ MHz} \]

   For the single ramp burst, the generated frequency range is calculated as follows:
   \[ \Delta f = f_{DEV} \times (\text{Number of Steps} + 1) \times \text{Number of Steps}/2 \]
   \[ = 127.5 \text{ MHz} \]

2. Set the timer as described for the linear ramps in the Timeout Interval section.
3. Activate the parabolic ramp by setting Bit DB28 in Register R5 to 1.
4. Set the counter reset (Bit DB3 in Register R3) to 1 and then set it to 0.

To activate the ramp, see the Activating the Ramp section.

**Fast Ramp Mode**

The ADF4159 is capable of generating a fast ramp. The fast ramp is a triangular ramp with two different slopes (see Figure 47). The number of steps, time per step, and deviation per step are programmable for both the up and down ramps.

![Figure 47. Fast Ramp Mode](image)

To activate the fast ramp waveform, follow these steps:

1. Select the continuous triangular waveform by setting Bits DB[11:10] in Register R3 to 01.
2. Enable the fast ramp by setting Bit DB19 in Register R7 to 1.
3. Program the up ramp as follows.
   a. Set Bit DB6 in Register R4 (CLK DIV SEL), Bit DB23 in Register R5 (DEV SEL), and Bit DB23 in Register R6 (STEP SEL) to 0 for Ramp 2.
   b. Calculate and program the timer, DEV, DEV_OFFSET, and the step word as described in the FMCW Radar Ramp Settings Worked Example section.

4. Program the down ramp as follows.
   a. Set Bit DB6 in Register R4 (CLK DIV SEL), Bit DB23 in Register R5 (DEV SEL), and Bit DB23 in Register R6 (STEP SEL) to 1 for Ramp 2.
   b. Calculate and program the timer, DEV, DEV_OFFSET, and the step word as described in the FMCW Radar Ramp Settings Worked Example section.

5. Start the ramp by setting Bit DB31 = 1 in Register R0.

Note that the total frequency change of the up and down ramps must be equal for stability.

**RAMP COMPLETE SIGNAL TO MUXOUT**

Figure 48 shows the ramp complete signal on MUXOUT.

![Figure 48. Ramp Complete Signal on MUXOUT](image)

To activate this function, set Bits DB[30:27] in Register R0 to 1111, and set Bits DB[25:21] in Register R4 to 00011.

**EXTERNAL CONTROL OF RAMP STEPS**

The internal ramp clock can be bypassed and each step can be triggered by a pulse on the TXDATA pin. This allows for more transparent control of each step. Enable this feature by setting Bit DB29 in Register R5 to 1.
INTERRUPT MODES AND FREQUENCY READBACK

Interrupt modes are triggered from the rising edge of TXDATA. To activate this function, set Bits DB[30:27] in Register R0 to 1111, and set Bits DB[25:21] in Register R4 to 00010. To select and enable the interrupt mode, set Bits DB[27:26] in Register R5 as shown in Table 8. A ramp must be active for readback to work.

Table 8. Interrupt Modes (Register R5)

<table>
<thead>
<tr>
<th>Bits DB[27:26]</th>
<th>Interrupt Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>Interrupt is off</td>
</tr>
<tr>
<td>01</td>
<td>Interrupt on TXDATA, sweep continues</td>
</tr>
<tr>
<td>11</td>
<td>Interrupt on TXDATA, sweep stops</td>
</tr>
</tbody>
</table>

Figure 50 shows the theory of frequency readback.

![Figure 50: Interrupt and Frequency Readback](image)

When an interrupt takes place, the data, consisting of the INT and FRAC values, can be read back via MUXOUT. The data comprises 37 bits: 12 bits represent the INT value and 25 bits represent the FRAC value. Figure 51 shows how single bits are read back.

![Figure 51: Reading Back Single Bits to Determine the Output Frequency at the Moment of Interrupt](image)

For continuous frequency readback, the following sequence must be used (see Figure 52).

1. Register 0 write
2. LE high
3. Pulse on TXDATA
4. Frequency readback
5. Pulse on TXDATA
6. Register R4 write
7. Frequency readback
8. Pulse on TXDATA

Figure 52 shows the continuous frequency readback sequence.
**FAST LOCK MODE**

The ADF4159 can operate in fast lock mode. In this mode, the charge pump current is boosted and additional resistors are connected to maintain the stability of the loop.

**Fast Lock Timer and Register Sequences**

When fast lock mode is enabled (Register R4, DB[20:19]), after a write to Register R0, the PLL operates in a wide bandwidth mode for a selected amount of time. Before fast lock is enabled, the initialization sequence must be performed after the part is first powered up (see the Initialization Sequence section). The time in bandwidth mode is set by:

\[
\text{CLK}_1 \times \text{CLK}_2 / f_{\text{PFD}} = \text{Time in wide bandwidth}
\]

where:

- \(\text{CLK}_1\) = Register R2, DB[14:3].
- \(\text{CLK}_2\) = Register R4, DB[18:7].
- \(f_{\text{PFD}}\) = the PFD frequency.

Note that the fast lock feature does not work in ramp mode.

**Fast Lock Example**

In this example, the PLL has \(f_{\text{PFD}}\) of 100 MHz and requires being in wide bandwidth mode for 12 µs.

\[
\text{CLK}_1 \times \text{CLK}_2 / f_{\text{PFD}} = \text{Time in wide bandwidth}
\]

\[
\text{CLK}_1 \times \text{CLK}_2 = (12 \times 10^{-6})(100 \times 10^{6}) = 1200
\]

Therefore, \(\text{CLK}_1 = 12\) and \(\text{CLK}_2 = 100\), which results in 12 µs.

**Fast Lock Loop Filter Topology**

To use fast lock mode, an extra connection from the PLL to the loop filter is needed. The damping resistor in the loop filter must be reduced to \(\frac{1}{4}\) of its value in wide bandwidth mode. This reduction is required because the charge pump current is increased by 16 in wide bandwidth mode, and stability must be ensured.

To further enhance stability and mitigate frequency overshoot during a frequency change in wide bandwidth mode, Resistor R3 is connected (see Figure 53). During fast lock, the SW1 pin is shorted to ground, and the SW2 pin is connected to CP (set Bits DB[20:19] in Register R4 to 01 for fast lock divider).

The following two topologies can be used:

- Divide the damping resistor (R1) into two values (R1 and R1A) that have a ratio of 1:3 (see Figure 53).
- Connect an extra resistor (R1A) directly from SW1 (see Figure 54). The extra resistor must be selected such that the parallel combination of an extra resistor and the damping resistor (R1) is reduced to \(\frac{1}{4}\) of the original value of R1.

For both topologies, the ratio R3:R2 must equal 1:4.

![Figure 53. Fast Lock Loop Filter Topology 1](image)

![Figure 54. Fast Lock Loop Filter Topology 2](image)

For more fast lock topologies, see ADIsimPLL®.
SPUR MECHANISMS

The fractional interpolator in the ADF4159 is a third-order Σ-Δ modulator with a 25-bit fixed modulus (MOD). The Σ-Δ modulator is clocked at the PFD reference rate (fref), which allows PLL output frequencies to be synthesized at a channel step resolution of fref/CLKref. This section describes the various spur mechanisms that are possible with fractional-N synthesizers and how they affect the ADF4159.

Fractional Spurs

In most fractional synthesizers, fractional spurs can appear at the same channel spacing of the synthesizer. In the ADF4159, these spurs do not appear. The high value of the fixed modulus in the ADF4159 makes the Σ-Δ modulator quantization error spectrum look like broadband noise, effectively spreading the fractional spurs into noise.

Integer Boundary Spurs

Interactions between the RF VCO frequency and the PFD frequency can lead to spurs known as integer boundary spurs. When these frequencies are not integer related (which is the purpose of a fractional-N synthesizer), spur sidebands appear on the VCO output spectrum at an offset frequency that corresponds to the beatnote, or difference frequency, between an integer multiple of the PFD and the VCO frequency.

These spurs are called integer boundary spurs because they are more noticeable on channels close to integer multiples of the PFD, where the difference frequency can be inside the loop bandwidth. These spurs are attenuated by the loop filter on channels far from integer multiples of the PFD.

Reference Spurs

Reference spurs are generally not a problem in fractional-N synthesizers because the reference offset is far outside the loop bandwidth. However, any reference feedthrough mechanism that bypasses the loop can cause a problem. One such mechanism is the feedthrough of low levels of on-chip reference switching noise out through the RFINX pins back to the VCO, resulting in reference spur levels as high as –90 dBc. Take care in the PCB layout to ensure that the VCO is well separated from the input reference to avoid a possible feedthrough path on the board.

Low Frequency Applications

The specification of the RF input is 0.5 GHz minimum; however, RF frequencies lower than 0.5 GHz can be used if the minimum slew rate specification of 400 V/µs is met. An appropriate driver—for example, the ADCMP553—can be used to accelerate the edge transitions of the RF signal before it is fed back to the ADF4159 RF input.

FILTER DESIGN USING ADI’s PLL

A filter design and analysis program is available to help the user implement PLL design. Visit http://www.analog.com/pll to download the free ADIsimPLL™ software. This software designs, simulates, and analyzes the entire PLL frequency domain and time domain response. Various passive and active filter architectures are allowed.

PCB DESIGN GUIDELINES FOR THE CHIP SCALE PACKAGE

The lands on the chip scale package (CP-24-10) are rectangular. The printed circuit board (PCB) pad for these lands must be 0.1 mm longer than the package land length and 0.05 mm wider than the package land width. Center the land on the pad to ensure that the solder joint size is maximized.

The bottom of the chip scale package has a central exposed thermal pad. The thermal pad on the PCB must be at least as large as this exposed pad. On the PCB, there must be a clearance of at least 0.25 mm between the thermal pad and the inner edges of the pad pattern to ensure that shorting is avoided.

Thermal vias can be used on the PCB thermal pad to improve the thermal performance of the package. If vias are used, incorporate them into the thermal pad at the 1.2 mm pitch grid. The via diameter must be between 0.3 mm and 0.33 mm, and the via barrel must be plated with 1 ounce of copper to plug the via. Connect the PCB thermal pad to AGND.
APPLICATION OF THE ADF4159 IN FMCW RADAR

Figure 55 shows the application of the ADF4159 in a frequency modulated continuous wave (FMCW) radar system. In the FMCW radar system, the ADF4159 is used to generate the sawtooth or triangle ramps that are necessary for this type of radar to operate. Traditionally, the PLL was driven directly by a direct digital synthesizer (DDS) to generate the required type of waveform. Due to the waveform generating mechanism that is implemented on the ADF4159, a DDS is no longer needed, which reduces cost.

The PLL solution also has advantages over another method for generating FMCW ramps: a DAC driving the VCO directly; this method suffers from nonlinearities of the VCO tuning characteristics, requiring compensation. The PLL method produces highly linear ramps without the need for calibration.

![Diagram of FMCW Radar with ADF4159](image_url)
ADF4159

OUTLINE DIMENSIONS

COMPLIANT TO JEDEC STANDARDS MO-220-WGGD-8.

Figure 56. 24-Lead Lead Frame Chip Scale Package [LFCSP_WQ]
4 mm × 4 mm Body, Very Very Thin Quad
(CP-24-10)
Dimensions shown in millimeters

ORDERING GUIDE

<table>
<thead>
<tr>
<th>Model1,2</th>
<th>Temperature Range</th>
<th>Package Description</th>
<th>Package Option</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADF4159CCPZ</td>
<td>−40°C to +125°C</td>
<td>24-Lead Lead Frame Chip Scale Package [LFCSP_WQ]</td>
<td>CP-24-10</td>
</tr>
<tr>
<td>ADF4159CCPZ-RL7</td>
<td>−40°C to +125°C</td>
<td>24-Lead Lead Frame Chip Scale Package [LFCSP_WQ]</td>
<td>CP-24-10</td>
</tr>
<tr>
<td>ADF4159WCCPZ</td>
<td>−40°C to +125°C</td>
<td>24-Lead Lead Frame Chip Scale Package [LFCSP_WQ]</td>
<td>CP-24-10</td>
</tr>
<tr>
<td>ADF4159WCCPZ-RL7</td>
<td>−40°C to +125°C</td>
<td>24-Lead Lead Frame Chip Scale Package [LFCSP_WQ]</td>
<td>CP-24-10</td>
</tr>
<tr>
<td>EV-ADF4159EB1Z</td>
<td></td>
<td>Evaluation Board (12 GHz VCO, 284 kHz Loop Bandwidth, 48° Phase Margin)</td>
<td>CP-24-10</td>
</tr>
<tr>
<td>EV-ADF4159EB3Z</td>
<td></td>
<td>Evaluation Board (Set up for External, SMA Connected VCO Board; Filter Unpopulated)</td>
<td>CP-24-10</td>
</tr>
</tbody>
</table>

1 Z = RoHS Compliant Part.
2 W = Qualified for automotive applications.

AUTOMOTIVE PRODUCTS

The ADF4159W models are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial models; therefore, designers should review the Specifications section of this data sheet carefully. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.