## FEATURES

Complete 12－Bit DAC
No External Components
Single＋3 Volt Operation
$0.5 \mathrm{mV} /$ Bit with 2.0475 V Full Scale
$6 \mu \mathrm{~s}$ Output Voltage Settling Time
Low Power： 3.6 mW
Compact SO－8 1.5 mm Height Package

## APPLICATIONS

Portable Communications
Digitally Controlled Calibration
Servo Controls
PC Peripherals

## GENERAL DESCRIPTION

The AD8300 is a complete 12－bit，voltage－output digital－to－ analog converter designed to operate from a single +3 volt sup－ ply．Built using a CBCMOS process，this monolithic DAC
offers the user low cost，and ease－of－use in single－supply +3 volt systems．Operation is guaranteed over the supply voltage range of +2.7 V to +5.5 V making this device ideal for battery oper－ ated applications．
The 2.0475 V full－scale voltage output is laser trimmed to maintain accuracy over the operating temperature range of the device．The binary input data format provides an easy－to－use one－half－millivolt－per－bit software programmability．The voltage outputs are capable of sourcing 5 mA ．


Figure 1．Minimum Supply Voltage vs．Load

REV．A
Information furnished by Analog Devices is believed to be accurate and reliable．However，no responsibility is assumed by Analog Devices for its use，nor for any infringements of patents or other rights of third parties which may result from its use．No license is granted by implication or otherwise under any patent or patent rights of Analog Devices．

## FUNCTIONAL BLOCK DIAGRAM



A double buffered serial data interface offers high speed，three－ wire，DSP and microcontroller compatible inputs using data in （SDI），clock（CLK）and load strobe（ $\overline{\mathrm{LD}}$ ）pins．A chip select $(\overline{\mathrm{CS}})$ pin simplifies connection of multiple DAC packages by enabling the clock input when active low．Additionally，a $\overline{\mathrm{CLR}}$ input sets the output to zero scale at power on or upon user demand．
The AD8300 is specified over the extended industrial $\left(-40^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}$ ）temperature range． AD 8300 s are available in plastic DIP，and low profile 1.5 mm height SO－8 surface mount packages．


Figure 2．Linearity Error vs．Digital Code and Temperature

> 勝 特 力 材 料 886-3-5753170胜特力电子(上海) $86-21-34970699$胜特力电子(深圳) $86^{-755-83298787}$

Http：／／www．100y．com．tw

One Technology Way，P．O．Box 9106，Norwood，MA 02062－9106，U．S．A． Tel：781／329－4700 World Wide Web Site：http：／／www．analog．com Fax：781／326－8703 © Analog Devices，Inc．， 1999

## AD8300－SPECIFICATIONS

+3 V OPERATION（＠$V_{D D}=+5 \mathrm{~V} \pm 10 \%,-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ ，unless otherwise noted）

| Parameter | Symbol | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STATIC PERFORMANCE |  |  |  |  |  |  |
| Resolution | N | ［Note 1］ | 12 |  |  | Bits |
| Relative Accuracy | INL |  | －2 | $\pm 1 / 2$ | ＋2 | LSB |
| Differential Nonlinearity ${ }^{2}$ | DNL | Monotonic | －1 | $\pm 1 / 2$ | ＋1 | LSB |
| Zero－Scale Error | $\mathrm{V}_{\text {ZSE }}$ | Data $=000_{\mathrm{H}}$ |  | ＋1／2 | ＋3 | mV |
| Full－Scale Voltage ${ }^{3}$ | $\mathrm{V}_{\mathrm{FS}}$ | Data $=\mathrm{FFF}_{\mathrm{H}}$ | 2.039 | 2.0475 | 2.056 | Volts |
| Full－Scale Tempco | $\mathrm{TCV}_{\text {FS }}$ | ［Notes 3，4］ |  | 16 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| ANALOG OUTPUT |  |  |  |  |  |  |
| Output Current（Source） | $\mathrm{I}_{\text {OUT }}$ | Data $=800_{\mathrm{H}}, \Delta \mathrm{V}_{\text {OUT }}=5 \mathrm{LSB}$ |  |  | 5 | mA |
| Output Current（Sink） | $\mathrm{I}_{\text {OUT }}$ | Data $=800_{\mathrm{H}}, \Delta \mathrm{V}_{\text {OUT }}=5 \mathrm{LSB}$ |  |  | 2 | mA |
| Load Regulation | $L_{\text {REG }}$ | $\mathrm{R}_{\mathrm{L}}=200 \Omega$ to $\infty$, Data $=800_{\mathrm{H}}$ |  | 1.5 | 5 | LSB |
| Output Resistance to GND | $\mathrm{R}_{\text {OUT }}$ | Data $=000_{\mathrm{H}}$ |  | 30 |  | $\Omega$ |
| Capacitive Load | $\mathrm{C}_{\mathrm{L}}$ | No Oscillation ${ }^{4}$ |  | 500 |  | pF |
| LOGIC INPUTS |  |  |  |  |  |  |
| Logic Input Low Voltage | $\mathrm{V}_{\text {IL }}$ |  |  |  | 0.6 | V |
| Logic Input High Voltage | $\mathrm{V}_{\text {IH }}$ |  | 2.1 |  |  | V |
| Input Leakage Current | $\mathrm{I}_{\text {IL }}$ |  |  |  | 10 | $\mu \mathrm{A}$ |
| Input Capacitance | $\mathrm{C}_{\mathrm{IL}}$ |  |  |  | 10 | pF |
| INTERFACE TIMING |  |  |  |  |  |  |
| SPECIFICATIONS ${ }^{4,5}$ |  |  |  |  |  |  |
| Clock Width High | $\mathrm{t}_{\mathrm{CH}}$ |  | 40 |  |  | ns |
| Clock Width Low | $\mathrm{t}_{\mathrm{CL}}$ |  | 40 |  |  | ns |
| Load Pulsewidth | $\mathrm{t}_{\text {LDW }}$ |  | 50 |  |  | ns |
| Data Setup | $\mathrm{t}_{\mathrm{DS}}$ |  | 15 |  |  | ns |
| Data Hold | $\mathrm{t}_{\mathrm{DH}}$ |  | 15 |  |  | ns |
| Clear Pulsewidth | $\mathrm{t}_{\text {CLRW }}$ |  | 40 |  |  | ns |
| Load Setup | $\mathrm{t}_{\text {LD } 1}$ |  | 15 |  |  | ns |
| Load Hold | $\mathrm{t}_{\text {LD } 2}$ |  | 40 |  |  | ns |
| Select | $\mathrm{t}_{\text {CSS }}$ |  | 40 |  |  | ns |
| Deselect | $\mathrm{t}_{\mathrm{CSH}}$ |  | 40 |  |  | ns |
| AC CHARACTERISTICS ${ }^{4}$ |  |  |  |  |  |  |
| Voltage Output Settling Time | $\mathrm{t}_{\text {S }}$ | To $\pm 0.2 \%$ of Full Scale |  | 7 |  |  |
|  |  | To $\pm 1$ LSB of Final Value ${ }^{6}$ |  | 14 |  | $\mu \mathrm{s}$ |
| Output Slew Rate | SR | Data $=000_{\mathrm{H}}$ to $\mathrm{FFF}_{\mathrm{H}}$ to $000_{\mathrm{H}}$ |  | 2.0 |  | V／us |
| DAC Glitch |  |  |  | 15 |  | $\mathrm{nV} / \mathrm{s}$ |
| Digital Feedthrough |  |  |  | 15 |  | $\mathrm{nV} / \mathrm{s}$ |
| SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Range | V ${ }_{\text {dD Range }}$ | DNL＜$\pm 1$ LSB | 2.7 |  | 5.5 | V |
| Positive Supply Current | $\mathrm{I}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{~V}_{\text {IL }}=0 \mathrm{~V}$, Data $=000_{\mathrm{H}}$ |  | 1.2 | 1.7 | mA |
|  |  | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=2.3 \mathrm{~V}$, Data $=\mathrm{FFF}_{\mathrm{H}}$ |  | 1.9 | 3.0 | $\mathrm{mA}$ |
| Power Dissipation | $\mathrm{P}_{\text {DISS }}$ | $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}, \mathrm{Data}=000_{\mathrm{H}}$ |  | 3.6 | 5.1 | mW |
| Power Supply Sensitivity | PSS | $\Delta \mathrm{V}_{\mathrm{DD}}= \pm 5 \%$ |  | 0.001 | 0.005 | \％／\％ |

## NOTES

${ }^{1} \mathrm{LSB}=0.5 \mathrm{mV}$ for 0 V to +2.0475 V output range．
${ }^{2}$ The first two codes $\left(000_{\mathrm{H}}, 001_{\mathrm{H}}\right)$ are excluded from the linearity error measurement．
${ }^{3}$ Includes internal voltage reference error．
${ }^{4}$ These parameters are guaranteed by design and not subject to production testing．
${ }^{5}$ All input control signals are specified with $\mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=2 \mathrm{~ns}(10 \%$ to $90 \%$ of $+3 \mathrm{~V})$ and timed from a voltage level of 1.6 V ．
${ }^{6}$ The settling time specification does not apply for negative going transitions within the last 6 LSBs of ground．Some devices exhibit double the typical settling time in this 6 LSB region．
Specifications subject to change without notice．

$$
\left(@ V_{D D}=+5 \mathrm{~V} \pm 10 \%,-40^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq+85^{\circ} \mathrm{C}\right. \text {, unless otherwise noted) }
$$

| Parameter | Symbol | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STATIC PERFORMANCE <br> Resolution Relative Accuracy Differential Nonlinearity ${ }^{2}$ Zero－Scale Error Full－Scale Voltage ${ }^{3}$ Full－Scale Tempco | N INL DNL <br> $\mathrm{V}_{\text {ZSE }}$ $\mathrm{V}_{\mathrm{FS}}$ $\mathrm{TCV}_{\mathrm{FS}}$ | ［Note 1］ <br> Monotonic <br> Data $=000_{\mathrm{H}}$ <br> Data $=\mathrm{FFF}_{\mathrm{H}}$ <br> ［Notes 3，4］ | $\begin{aligned} & 12 \\ & -2 \\ & -1 \\ & 2.039 \end{aligned}$ | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 / 2 \\ & +1 / 2 \\ & 2.0475 \\ & 16 \end{aligned}$ | $\begin{aligned} & +2 \\ & +1 \\ & +3 \\ & 2.056 \end{aligned}$ | Bits <br> LSB <br> LSB <br> mV <br> Volts <br> ppm $/{ }^{\circ} \mathrm{C}$ |
| ANALOG OUTPUT <br> Output Current（Source） <br> Output Current（Sink） <br> Load Regulation <br> Output Resistance to GND <br> Capacitive Load | I <br> $\mathrm{I}_{\text {OUT }}$ <br> $\mathrm{L}_{\text {REG }}$ <br> $\mathrm{R}_{\text {OUT }}$ <br> $\mathrm{C}_{\mathrm{L}}$ | $\begin{aligned} & \text { Data }=800_{\mathrm{H}}, \Delta \mathrm{~V}_{\text {OUT }}=5 \mathrm{LSB} \\ & \text { Data }=800_{\mathrm{H}}, \Delta \mathrm{~V}_{\text {OUT }}=5 \mathrm{LSB} \\ & \mathrm{R}_{\mathrm{L}}=200 \Omega \text { to } \infty, \text { Data }=800_{\mathrm{H}} \\ & \text { Data }=000_{\mathrm{H}} \\ & \text { No Oscillation } \end{aligned}$ |  | $\begin{aligned} & 1.5 \\ & 30 \\ & 500 \end{aligned}$ | $2$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{LSB} \\ & \Omega \\ & \mathrm{pF} \\ & \hline \end{aligned}$ |
| LOGIC INPUTS <br> Logic Input Low Voltage Logic Input High Voltage Input Leakage Current Input Capacitance | $\begin{aligned} & \mathrm{V}_{\mathrm{IL}} \\ & \mathrm{~V}_{\mathrm{IH}} \\ & \mathrm{I}_{\mathrm{IL}} \\ & \mathrm{C}_{\mathrm{IL}} \end{aligned}$ |  | 2.4 |  | $\begin{aligned} & 0.8 \\ & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mathrm{pF} \end{aligned}$ |
| INTERFACE TIMING <br> SPECIFICATIONS ${ }^{4,5}$ <br> Clock Width High <br> Clock Width Low <br> Load Pulsewidth <br> Data Setup <br> Data Hold <br> Clear Pulsewidth <br> Load Setup <br> Load Hold <br> Select <br> Deselect | $\mathrm{t}_{\mathrm{CH}}$ $t_{\text {CL }}$ <br> $t_{\text {LDW }}$ <br> $t_{\text {DS }}$ <br> $\mathrm{t}_{\mathrm{DH}}$ <br> $t_{\text {CLWR }}$ <br> $t_{\text {LD1 }}$ <br> $\mathrm{t}_{\mathrm{LD} 2}$ <br> $\mathrm{t}_{\mathrm{CSS}}$ <br> $\mathrm{t}_{\mathrm{CSH}}$ |  | $\begin{aligned} & 30 \\ & 30 \\ & 30 \\ & 15 \\ & 15 \\ & 30 \\ & 15 \\ & 30 \\ & 30 \\ & 30 \end{aligned}$ |  |  |  |
| AC CHARACTERISTICS ${ }^{4}$ <br> Voltage Output Settling Time <br> Output Slew Rate <br> DAC Glitch <br> Digital Feedthrough | ts SR | $\begin{aligned} & \mathrm{To} \pm 0.2 \% \text { of Full Scale } \\ & \text { To } \pm 1 \mathrm{LSB} \text { of Final Value }{ }^{6} \\ & \text { Data }=000_{\mathrm{H}} \text { to } \mathrm{FFF}_{\mathrm{H}} \text { to } 000_{\mathrm{H}} \end{aligned}$ |  | $\begin{aligned} & 6 \\ & 13 \\ & 2.2 \\ & 15 \\ & 15 \end{aligned}$ |  | $\mu \mathrm{s}$ $\mu \mathrm{s}$ $\mathrm{V} / \mu \mathrm{s}$ nV／s nV／s |
| SUPPLY CHARACTERISTICS <br> Power Supply Range Positive Supply Current <br> Power Dissipation Power Supply Sensitivity | $V_{\text {DD RANGE }}$ <br> $\mathrm{I}_{\mathrm{DD}}$ <br> $\mathrm{P}_{\text {DISS }}$ <br> PSS | $\begin{aligned} & \mathrm{DNL}< \pm 1 \mathrm{LSB} \\ & \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}, \text { Data }=000_{\mathrm{H}} \\ & \mathrm{~V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=2.3 \mathrm{~V}, \text { Data }=\mathrm{FFF}_{\mathrm{H}} \\ & \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}, \text { Data }=000_{\mathrm{H}} \\ & \Delta \mathrm{~V}_{\mathrm{DD}}= \pm 10 \% \end{aligned}$ | 2.7 | $\begin{aligned} & 1.2 \\ & 2.8 \\ & 6 \\ & 0.001 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 1.7 \\ & 4.0 \\ & 5.1 \\ & 0.006 \end{aligned}$ | V <br> mA <br> mA <br> mW <br> \％／\％ |

## NOTES

${ }^{1} 1 \mathrm{LSB}=0.5 \mathrm{mV}$ for 0 V to +2.0475 V output range．
${ }^{2}$ The first two codes $\left(000_{\mathrm{H}}, 001_{\mathrm{H}}\right)$ are excluded from the linearity error measurement．
${ }^{3}$ Includes internal voltage reference error．
${ }^{4}$ These parameters are guaranteed by design and not subject to production testing．
${ }^{5}$ All input control signals are specified with $t_{R}=t_{F}=2 \mathrm{~ns}(10 \%$ to $90 \%$ of $+5 \mathrm{~V})$ and timed from a voltage level of 1.6 V ．
${ }^{6}$ The settling time specification does not apply for negative going transitions within the last 6 LSBs of ground．Some devices exhibit double the typical settling time in this 6 LSB region．
Specifications subject to change without notice．

> 勝 特 力 材 料 $886-3-5753170$胜特力电子(上海) $86^{-21-34970699}$胜特力电子(深圳) $86^{-755-83298787}$
> Http://www. 100 y. com. tw

## ABSOLUTE MAXIMUM RATINGS＊

$V_{D D}$ to GND $-0.3 \mathrm{~V},+7 \mathrm{~V}$
Logic Inputs to GND ．．．．．．．．．．．．．．．．．．．．．$-0.3 \mathrm{~V},+7 \mathrm{~V}$
V ${ }_{\text {OUT }}$ to GND ．．．．．．．．．．．．．．．．．．．．．$-0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
I
Package Power Dissipation ．．．．．．．．．．．．$\left(\mathrm{T}_{\mathrm{J}} \operatorname{Max}-\mathrm{T}_{\mathrm{A}}\right) / \theta_{\mathrm{JA}}$
Thermal Resistance $\theta_{\mathrm{JA}}$
8－Lead Plastic DIP Package（N－8）．．．．．．．．．．．．． $103^{\circ} \mathrm{C} / \mathrm{W}$
8－Lead SOIC Package（SO－8）．．．．．．．．．．．．．．．．． $158^{\circ} \mathrm{C} / \mathrm{W}$
Maximum Junction Temperature（ $\mathrm{T}_{\mathrm{J}}$ Max）．．．．．．．．． $150^{\circ} \mathrm{C}$
Operating Temperature Range ．．．．．．．．．．．$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range ．．．．．．．．．．．．$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature（Soldering， 10 secs）．．．．．．．．．．．$+300^{\circ} \mathrm{C}$
＊Stresses above those listed under Absolute Maximum Ratings may cause perma－ nent damage to the device．This is a stress rating only；functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied．Exposure to absolute maximum rating conditions for extended periods may affect device reliability．

ORDERING GUIDE

| Mode1 | INL | Temp | Package <br> Description | Package <br> Options |
| :--- | :--- | :--- | :--- | :--- |
| AD8300AN | $\pm 2$ | XIND | 8－Lead P－DIP | N－8 |
| AD8300AR | $\pm 2$ | XIND | 8－Lead SOIC | SO－8 |

## NOTES

XIND $=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ ．
The AD8300 contains 630 transistors．The die size measures $72 \mathrm{mil} \times 65 \mathrm{mil}$ ．

## PIN CONFIGURATIONS

SO－8


Plastic DIP


## PIN DESCRIPTIONS

| Pin \＃ | Name | Function |
| :--- | :--- | :--- |
| 1 | $V_{\text {DD }}$ | Positive power supply input．Specified range | of operation +2.7 V to +5.5 V ．

Chip Select，active low input．Disables shift register loading when high．Does not affect $\overline{\mathrm{LD}}$ operation．
Clock input，positive edge clocks data into shift register．
Serial Data Input，input data loads directly into the shift register，MSB first．
Load DAC register strobes，active low． Transfers shift register data to DAC register． See Truth Table I for operation．Asynchro－ nous active low input．
Resets DAC register to zero condition． Asynchronous active low input．
Analog and Digital Ground．
DAC voltage output， 2.0475 V full scale with 0.5 mV per bit．An internal tempera－ ture stabilized reference maintains a fixed full－scale voltage independent of time，tem－ perature and power supply variations．


Figure 3．Timing Diagram

## CAUTION

ESD（electrostatic discharge）sensitive device．Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection． Although the AD8300 features proprietary ESD protection circuitry，permanent damage may occur on devices subjected to high energy electrostatic discharges．Therefore，proper ESD precautions are recommended to avoid performance degradation or loss of functionality．

## Typical Performance Characteristics－AD8300



Figure 4．I Iout vs．Vout


Figure 7．Broadband Noise


Figure 10．Supply Current vs．Logic Input Voltage


Figure 5．Logic Input Threshold Voltage vs．$V_{D D}$


Figure 8．Power Supply Rejection vs．Frequency


Figure 11．Midscale Transition Performance


Figure 6．Detail Settling Time


Figure 9．Large Signal Settling Time


Figure 12．Digital Feedthrough vs． Time


Figure 13．Total Unadjusted Error Histogram


Figure 16．Full－Scale Voltage Drift vs．Temperature


Figure 14．Zero－Scale Voltage Drift vs．Temperature


Figure 17．Output Voltage Noise Density vs．Frequency


Figure 19．Long Term Drift Accelerated by Burn－In


Figure 15．Supply Current vs． Temperature


Figure 18．Full－Scale Output Tempco Histogram

Http：／／www． 100 y．com．tw

## Table I．Control Logic Truth Table

| $\overline{\mathbf{C S}}$ | CLK | $\overline{\mathbf{C L R}}$ | $\overline{\mathbf{L D}}$ | Serial Shift Register Function | DAC Register Function |
| :--- | :--- | :--- | :--- | :--- | :--- |
| H | X | H | H | No Effect | Latched |
| L | L | H | H | No Effect | Latched |
| L | H | H | H | No Effect | Latched |
| L | $\uparrow$ | H | H | Shift－Register－Data Advanced One Bit | Latched |
| $\uparrow$ | L | H | H | No Effect | Latched |
| H | X | H | $\downarrow$ | No Effect | Updated with Current Shift Register Contents |
| H | X | H | L | No Effect | Transparent |
| H | X | L | X | No Effect | Loaded with All Zeros |
| H | X | $\uparrow$ | H | No Effect | Latched All Zeros |

## NOTES

1．$\uparrow=$ Positive Logic Transition；$\downarrow=$ Negative Logic Transition； $\mathrm{X}=$ Don＇t Care．
2．Do not clock in serial data while $\overline{\mathrm{LD}}$ is LOW．
3．Data loads MSB first．

## OPERATION

The AD8300 is a complete ready to use 12－bit digital－to－analog converter．Only one +3 V power supply is necessary for opera－ tion．It contains a 12－bit laser－trimmed digital－to－analog converter，a curvature－corrected bandgap reference，rail－to－rail output op amp，serial－input register，and DAC register．The serial data interface consists of a serial－data－input（SDI）clock （CLK），and load strobe pins $(\overline{\mathrm{LD}})$ with an active low $\overline{\mathrm{CS}}$ strobe． In addition an asynchronous $\overline{\text { CLR }}$ pin will set all DAC register bits to zero causing the $\mathrm{V}_{\text {OUT }}$ to become zero volts．This func－ tion is useful for power on reset or system failure recovery to a known state．

## D／A CONVERTER SECTION

The internal DAC is a 12 －bit device with an output that swings from GND potential to 0.4 volt generated from the internal band－ gap voltage，see Figure 20．It uses a laser－trimmed segmented $\mathrm{R}-2 \mathrm{R}$ ladder which is switched by N －channel MOSFETs．The output voltage of the DAC has a constant resistance indepen－ dent of digital input code．The DAC output is internally con－ nected to the rail－to－rail output op amp．

## AMPLIFIER SECTION

The internal DAC＇s output is buffered by a low power con－ sumption precision amplifier．This low power amplifier contains a differential PNP pair input stage that provides low offset volt－ age and low noise，as well as the ability to amplify the zero－scale DAC output voltages．The rail－to－rail amplifier is configured with a gain of approximately five in order to set the 2.0475 volt full－scale output（ $0.5 \mathrm{mV} / \mathrm{LSB}$ ）．See Figure 20 for an equivalent circuit schematic of the analog section．


Figure 20．Equivalent AD8300 Schematic of Analog Portion The op amp has a $2 \mu$ s typical settling time to $0.4 \%$ of full scale． There are slight differences in settling time for negative slewing signals versus positive．Also negative transition settling time to within the last 6 LSB of zero volts has an extended settling time． See the oscilloscope photos in the typical performances section of this data sheet．

## OUTPUT SECTION

The rail－to－rail output stage of this amplifier has been designed to provide precision performance while operating near either power supply．Figure 21 shows an equivalent output schematic of the rail－to－rail amplifier with its N －channel pull－down FETs that will pull an output load directly to GND．The output sourcing current is provided by a P－channel pull－up device that can source current to GND terminated loads．


Figure 21．Equivalent Analog Output Circuit
The rail－to－rail output stage achieves the minimum operating supply voltage capability shown in Figure 2．The N－channel output pull－down MOSFET shown in Figure 21 has a $35 \Omega$ on resistance which sets the sink current capability near ground．In addition to resistive load driving capability，the amplifier has also been carefully designed and characterized for up to 500 pF capacitive load driving capability．

## REFERENCE SECTION

The internal curvature－corrected bandgap voltage reference is laser trimmed for both initial accuracy and low temperature coefficient．Figure 18 provides a histogram of total output per－ formance of full－scale vs．temperature which is dominated by the reference performance．

## POWER SUPPLY

The very low power consumption of the AD 8300 is a direct result of a circuit design optimizing use of a CBCMOS process． By using the low power characteristics of the CMOS for the logic，and the low noise，tight matching of the complementary bipolar transistors，good analog accuracy is achieved．
For power－consumption sensitive applications it is important to note that the internal power consumption of the AD8300 is strongly dependent on the actual logic input voltage levels present on the SDI，CLK，$\overline{\mathrm{CS}}, \overline{\mathrm{LD}}$ ，and $\overline{\mathrm{CLR}}$ pins．Since these inputs are standard CMOS logic structures，they contribute static power dissipation dependent on the actual driving logic
$\mathrm{V}_{\mathrm{OH}}$ and $\mathrm{V}_{\mathrm{OL}}$ voltage levels．Consequently，for optimum dissipa－ tion use of CMOS logic versus TTL provides minimal dissipa－ tion in the static state．$A V_{\text {INL }}=0 \mathrm{~V}$ on the logic input pins provides the lowest standby dissipation of 1.2 mA with a +3.3 V power supply．
As with any analog system，it is recommended that the AD8300 power supply be bypassed on the same PC card that contains the chip．Figure 8 shows the power supply rejection versus fre－ quency performance．This should be taken into account when using higher frequency switched－mode power supplies with ripple frequencies of 100 kHz and higher．
One advantage of the rail－to－rail output amplifiers used in the AD8300 is the wide range of usable supply voltage．The part is fully specified and tested over temperature for operation from +2.7 V to +5.5 V ．If reduced linearity and source current capa－ bility near full scale can be tolerated，operation of the AD8300 is possible down to +2.1 volts．The minimum operating supply voltage versus load current plot in Figure 2 provides information for operation below $\mathrm{V}_{\mathrm{DD}}=+2.7 \mathrm{~V}$ ．

## TIMING AND CONTROL

The AD8300 has a separate serial－input register from the 12－bit DAC register that allows preloading of a new data value MSB first into the serial register without disturbing the present DAC output voltage value．Data can only be loaded when the $\overline{\mathrm{CS}}$ pin is active low．After the new value is fully loaded in the serial－ input register，it can be asynchronously transferred to the DAC register by strobing the $\overline{\mathrm{LD}}$ pin．The DAC register uses a level sensitive $\overline{\mathrm{LD}}$ strobe that should be returned high before any new data is loaded into the serial－input register．At any time the contents of the DAC resister can be reset to zero by strobing the $\overline{\mathrm{CLR}}$ pin which causes the DAC output voltage to go to zero volts．All of the timing requirements are detailed in Figure 3 along with Table I．Control Logic Truth Table．
All digital inputs are protected with a Zener type ESD protection structure（Figure 22）that allows logic input voltages to exceed the $V_{D D}$ supply voltage．This feature can be useful if the user is loading one or more of the digital inputs with a 5 V CMOS logic input voltage level while operating the AD8300 on a +3.3 V power supply．If this mode of interface is used，make sure that the $\mathrm{V}_{\mathrm{OL}}$ of the +5 V CMOS meets the $\mathrm{V}_{\mathrm{IL}}$ input requirement of the AD8300 operating at 3 V ．See Figure 5 for the effect on digital logic input threshold versus operating $\mathrm{V}_{\mathrm{DD}}$ supply voltage．


Figure 22．Equivalent Digital Input ESD Protection

## Unipolar Output Operation

This is the basic mode of operation for the AD8300．The AD8300 has been designed to drive loads as low as $400 \Omega$ in parallel with 500 pF ．The code table for this operation is shown in Table II．

## APPLICATIONS INFORMATION

See DAC8512 data sheet for additional application circuit ideas．

Table II．Unipolar Code Table

| Hexadecimal <br> Number in <br> DAC Register | Decimal <br> Number in <br> DAC Register | Analog Output <br> Voltage（V） |
| :--- | :--- | :--- |
| FFF | 4095 | +2.0475 |
| 801 | 2049 | +1.0245 |
| 800 | 2048 | +1.0240 |
| 7 FF | 2047 | +1.0235 |
| 000 | 0 | +0.0000 |

# OUTLINE DIMENSIONS <br> Dimensions shown in inches and（mm）． 



