# 8-Bit, 250 MSPS 3.3 V A/D Converter AD9481 #### **FEATURES** DNL = ±0.35 LSB INL = ±0.26 LSB Single 3.3 V supply operation (3.0 V to 3.6 V) Power dissipation of 439 mW at 250 MSPS 1 V p-p analog input range Internal 1.0 V reference Single-ended or differential analog inputs De-multiplexed CMOS outputs Power-down mode Clock duty cycle stabilizer #### **APPLICATIONS** Digital oscilloscopes Instrumentation and measurement Communications Point-to-point radios Digital predistortion loops #### **GENERAL DESCRIPTION** The AD9481 is an 8-bit, monolithic analog-to-digital converter (ADC) optimized for high speed and low power consumption. Small in size and easy to use, the product operates at a 250 MSPS conversion rate, with excellent linearity and dynamic performance over its full operating range. To minimize system cost and power dissipation, the AD9481 includes an internal reference and track-and-hold circuit. The user only provides a 3.3 V power supply and a differential encode clock. No external reference or driver components are required for many applications. The digital outputs are TTL/CMOS-compatible with an option of twos complement or binary output format. The output data bits are provided in an interleaved fashion along with output clocks that simplifies data capture. #### **FUNCTIONAL BLOCK DIAGRAM** Figure 1 The AD9481 is available in a Pb-free, 44-lead, surface-mount package (TQFP-44) specified over the industrial temperature range (-40°C to +85°C). #### **PRODUCT HIGHLIGHTS** - Superior linearity. A DNL of ±0.35 makes the AD9481 suitable for many instrumentation and measurement applications - Power-down mode. A power-down function may be exercised to bring total consumption down to 15 mW. - 3. De-multiplexed CMOS outputs allow for easy interfacing with low cost FPGAs and standard logic. ### **TABLE OF CONTENTS** | TABLE OF CONTENTS | | |---------------------------------------------|----| | DC Specifications | 3 | | Digital Specifications | 4 | | AC Specifications | 5 | | Switching Specifications | 6 | | Timing Diagram | 7 | | Absolute Maximum Ratings | | | Explanation of Test Levels | 8 | | ESD Caution | | | Pin Configuration and Function Descriptions | | | Terminology | 10 | | Typical Performance Characteristics | 12 | | Equivalent Circuits | | | Applications | 17 | | Analog Inputs | 17 | | Voltage Reference | 17 | | Clocking the AD9481 | 19 | | DS Inputs | 19 | | Digital Outputs | 20 | | | | | Data Clock Out | 20 | |------------------------------------------|----| | Power-Down Input | 20 | | AD9481 Evaluation Board | 21 | | Power Connector | 21 | | Analog Inputs | 21 | | Gain | 21 | | Optional Operational Amplifier | 21 | | Clock | 21 | | Optional Clock Buffer | 21 | | DS | 21 | | | 22 | | | 22 | | Data Outputs | 22 | | Evaluation Board Bill of Materials (BOM) | 23 | | PCB Schematics | 24 | | PCB Layers | 26 | | | 28 | | Ordering Guide | 28 | | | | | | | | | | #### **REVISION HISTORY** W.100Y.COM.TW WWW.100Y.COM.TW WWW.100Y.COM.TW 10/04—Revision 0: Initial Version > 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw W.100Y.COM.TW ### DC SPECIFICATIONS AVDD = 3.3 V, DRVDD = 3.3 V; $T_{MIN} = -40 ^{\circ}\text{C}$ , $T_{MAX} = +85 ^{\circ}\text{C}$ , $A_{IN} = -1 \text{ dBFS}$ , full scale = 1.0 V, internal reference, differential analog and clock inputs, unless otherwise noted. Table 1. | | COM | ol -st | MN.To | AD9481-250 | | | |-----------------------------------------------|---------|------------|-------------|------------|----------|---------| | Parameter | Temp | Test Level | Min | Тур | Max | Unit | | RESOLUTION | MY. CO | rW V | 1111 | 8 | | Bits | | ACCURACY | in COM. | | MAN | COH | N/ | | | No Missing Codes | Full | VI | VI TON | Guaranteed | | | | Offset Error | 25°C | TW | -40 | | 40 | mV | | Gain Error <sup>1</sup> | 25°C | L | -6.0 | | 6.0 | % FS | | Differential Nonlinearity (DNL) | Full | VI | -0.85 | ±0.35 | 0.85 | LSB | | Integral Nonlinearity (INL) | Full | VI | -0.9 | ±0.26 | 0.9 | LSB | | TEMPERATURE DRIFT | WWW | Own | | M. Co | W | | | Offset Error | Full | V | | 30 | | μV/°C | | Gain Error | Full | V | W. | 0.03 | | % FS/°C | | Reference | Full | CV TOWN | 1 | ±0.025 | | mV/°C | | REFERENCE | M.100. | COM | 1 | M.In. | COM. | w XI | | Internal Reference Voltage | Full | VI | 0.97 | 1.0 | 1.03 | V | | Output Current <sup>2</sup> | 25°C | IV | N | | 1.5 | mA | | I <sub>VREF</sub> Input Current <sup>3</sup> | 25°C | L COM. | | | 100 | μΑ | | I <sub>SENSE</sub> Input Current <sup>2</sup> | 25°C | 00. | | | 10 | μΑ | | ANALOG INPUTS (VIN+, VIN-) | MAN | 1007.Co | TW | MA | 10 X | TIV | | Differential Input Voltage Range⁴ | Full | · V ~ COM | · · | 1 | | V p-p | | Common-Mode Voltage | Full | VI | 1.6 | 1.9 | 2.1 | V | | Input Resistance | Full | VI | 8.4 | 10 | 11.2 | kΩ | | Input Capacitance | 25°C | V CO | Mr. | 4 | | pF | | Analog Bandwidth, Full Power | 25°C | V.100 1 | $O_{M,T,L}$ | 750 | | MHz | | POWER SUPPLY | W W | 11007.0 | TIME | 1/1/1/1 | -1 100 X | Mo- | | AVDD | Full | IV | 3.0 | N 3.3 | 3.6 | V | | DRVDD | Full | IV V.100 | 3.0 | 3.3 | 3.6 | VCO | | | TW | 100X | · | | | | | Supply Currents | CVV | WWW. | V CON | | | nny.Co | | IAVDD <sup>5</sup> | Full | VI | COM | 133 | 145 | mA | | IDRVDD⁵ | Full | VI | 01. | 39 | 42.5 | mA | | Power Dissipation <sup>5</sup> | 25°C | V | W.Cor | 439 | | mW | | Power-Down Dissipation | 25°C | V | T CO | 15 | 37 | mW | | Power Supply Rejection Ratio (PSRR) | 25°C | V | 1001. | -4.2 | | mV/V | <sup>&</sup>lt;sup>1</sup> Gain error and gain temperature coefficients are based on the ADC only (with a fixed 1 V external reference and 1 V p-p input range). <sup>&</sup>lt;sup>2</sup> Internal reference mode; SENSE = AGND. <sup>&</sup>lt;sup>3</sup> External reference mode; VREF driven by external 1.0 V reference; SENSE = AVDD. $<sup>^4</sup>$ In FS = 1 V, both analog inputs are 500 mV p-p and out of phase with each other. <sup>&</sup>lt;sup>5</sup> Supply current measured with rated encode and a 20 MHz analog input. Power dissipation measured with dc input, see the Terminology section for power vs. clock rate. ### DIGITAL SPECIFICATIONS $AVDD = 3.3 \text{ V}, DRVDD = 3.3 \text{ V}; T_{MIN} = -40 ^{\circ}\text{C}, T_{MAX} = +85 ^{\circ}\text{C}, A_{IN} = -1 \text{ dBFS}, \text{ full scale} = 1.0 \text{ V}, \text{internal reference}, \text{differential analog and a differential analog}, the scale is a single property of of$ clock inputs, unless otherwise noted. Table 2. | | COM | × 1 | ADS | 9481-250 | J | | |--------------------------------------------|---------|------------|--------------|-------------|-------|-----------| | Parameter | Temp | Test Level | Min | Тур | Max | Unit | | CLOCK AND DS INPUTS (CLK+, CLK-, DS+, DS-) | ONY.CO | | V. V. 1007. | 117 | N | | | Differential Input | Full | IV | 200 | | | mV p-p | | Common-Mode Voltage <sup>1</sup> | Full | VI | 1.38 | 1.5 | 1.68 | V | | Input Resistance | Full | VI | 4.2 | 5.5 | 6.0 | kΩ | | Input Capacitance | 25°C | V | MWW.I | 4 | | pF | | LOGIC INPUTS (PDWN, S1) | W.100 | 17.7 | IN IN | - CO | 11.2 | | | Logic 1 Voltage | Full | IV | 2.0 | | | V | | Logic 0 Voltage | Full | IV | WWW. | | 0.8 | V | | Logic 1 Input Current | Full | VI | WW. | | ±160 | μΑ | | Logic 0 input Current | Full | VI | MA | | 10 | μΑ | | Input Resistance | 25°C | V | MW | 30 | | kΩ | | Input Capacitance | 25°C | NOW. | | 4 | | pF | | DIGITAL OUTPUTS | W W 100 | MIT | | 71 100 ' | Mos | 1.7. | | Logic 1 Voltage <sup>2</sup> | Full | VI | DRVDD - 0.05 | | | mV | | Logic 0 Voltage | Full | VI COMA | - N | | 0.05 | V | | Output Coding | Full | N. | Twos comp | lement or b | inary | $M_{i,T}$ | $<sup>^1</sup>$ The common mode for CLOCK inputs can be externally set, such that 0.9 V < CLK $\pm$ < 2.6 V. $^2$ Capacitive loading only. WWW.100Y.COM.TW WWW.100X.CON WWW.100Y.COM.TW 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 WWW.100Y.COM.T ### **AC SPECIFICATIONS** $AVDD = 3.3 \text{ V}, DRVDD = 3.3 \text{ V}; T_{MIN} = -40 ^{\circ}\text{C}, T_{MAX} = +85 ^{\circ}\text{C}, A_{IN} = -1 \text{ dBFS}, \text{ full scale} = 1.0 \text{ V}, \text{internal reference}, \text{differential analog and a differential analog}, \text{ decrease}, \text{ differential analog}, \text{ decrease}, \text{ differential analog}, \text{ decrease}, \text{ differential analog}, \text{ decrease}, decrease$ clock inputs, unless otherwise noted. Table 3. | | | IWW.IO | $C_{O_{Mr}}$ | AD9481-2 | 50 | | |----------------------------------------------------------|------------|------------|--------------|----------|-----------|--------------------| | Parameter | Temp | Test Level | Min | Тур | Max | Unit | | SIGNAL-TO-NOISE RATIO (SNR) | WT | 100 | | | | | | f <sub>IN</sub> = 19.7 MHz | 25°C | V | < COn | 46 | | dB | | f <sub>IN</sub> = 70.1 MHz | 25°C | Y 100 | 44.5 | 45.7 | | dB | | SIGNAL-TO-NOISE AND DISTORTION (SINAD) | | WW. | 10 1.0 | TIL | | | | $f_{IN} = 19.7 \text{ MHz}$ | 25°C | V | N.C. | 45.9 | | dB | | f <sub>IN</sub> = 70.1 MHz | 25°C | | 44.4 | 45.7 | | dB | | EFFECTIVE NUMBER OF BITS (ENOB) | TW | W. A. | 1001. | -oM.T | N.A. | | | f <sub>IN</sub> = 19.7 MHz | 25°C | V | You | 7.5 | | Bits | | f <sub>IN</sub> = 70.1 MHz | 25°C | | 7.2 | 7.5 | | Bits | | WORST SECOND OR THIRD HARMONIC DISTORTION | M.TW | | 1100 | Mor | 11.4 | | | $f_{IN} = 19.7 \text{ MHz}$ | 25°C | V | 1 100 | -64.8 | | dBc | | f <sub>IN</sub> = 70.1 MHz | 25°C | 1 | M. To. | -64.8 | -54 | dBc | | WORST OTHER | 100 J. | 7 | TN.11 | 10. | $M^{r_T}$ | 7 | | $f_{IN} = 19.7 \text{ MHz}$ | 25°C | V | 1 | -68 | | dBc | | f <sub>IN</sub> = 70.1 MHz | 25°C | J. | WW. | -65.8 | -56 | dBc | | SPURIOUS-FREE DYNAMIC RANGE (SFDR) <sup>1</sup> | V 100 1 | | | 700 | OM | . <del>- 4</del> T | | f <sub>IN</sub> = 19.7 MHz | 25°C | V | MM. | -64.8 | | dBc | | f <sub>IN</sub> = 70.1 MHz | 25°C | Low | WW | -64.8 | -54 | dBc | | TWO-TONE INTERMODULATION DISTORTION (IMD) | W.100 | J. T. | | M.Inc | CON | 112 | | $f_{IN1} = 69.3 \text{ MHz}, f_{IN2} = 70.3 \text{ MHz}$ | 25°C | V | 1/1/1/ | -64.9 | | dBc | | | WW. 100Y.C | OMITW | W | WW. 10 | ON.CO | M. | | <sup>1</sup> DC and Nyquist bin energy ignored. | | | | | | | | | | | | | | | <sup>&</sup>lt;sup>1</sup> DC and Nyquist bin energy ignored. WWW.100Y.COM.TW ### SWITCHING SPECIFICATIONS AVDD = 3.3 V, DRVDD = 3.3 V; differential encode input, duty cycle stabilizer enabled, unless otherwise noted. Table 4. | Transfer COM. | COM TY | N WW | You | AD9481- | 250 | | |---------------------------------------------------------------------|--------------|------------|--------|---------|------|--------| | Parameter | Temp | Test Level | Min | Тур | Max | Unit | | CLOCK | 1007. | | N.100 | Mos | 1.1 | | | Maximum Conversion Rate | Full | VI | 250 | | | MSPS | | Minimum Conversion Rate | FullO | IV | M.In. | | 20 | MSPS | | Clock Pulse-Width High (t <sub>EH</sub> ) | Full | IV | 1.2 | 2 | | ns | | Clock Pulse-Width Low (t <sub>EL</sub> ) | Full | IV | 1.2 | 2 | | ns | | DS Input Setup Time (t <sub>SDS</sub> ) | Full | IV | 0.5 | | | ns | | DS Input Hold Time (t <sub>HDS</sub> ) | Full | IV | 0.5 | | | ns | | OUTPUT PARAMETERS <sup>1</sup> | 1111 100X'C. | WILL | MAG | 1100X. | TM | VI | | Valid Time (t <sub>v</sub> ) <sup>2</sup> | Full | VI | 2.5 | | | ns | | Propagation Delay (t <sub>PD</sub> ) | Full | VI | 1 | 4 | 5.4 | ns | | Rise Time (t <sub>R</sub> ) 10% to 90% | Full | V | 1/1/1/ | 670 | | ps | | Fall Time (t <sub>F</sub> ) 10% to 90% | Full | J V | | 360 | | ps | | DCO Propagation Delay (t <sub>CPD</sub> ) <sup>3</sup> | Full | VI | 2.5 | 3.9 | 5.3 | ns | | Data-to-DCO Skew (t <sub>PD</sub> – t <sub>CPD</sub> ) <sup>4</sup> | Full | VI | -0.5 | | +0.5 | ns | | A Port Data to DCO- Rising (tska) <sup>5</sup> | Full | IV | | 4 | | ns | | B Port Data to DCO+ Rising (t <sub>SKB</sub> ) | Full | IV COM | sT. | 4 | | ns | | Pipeline Latency (A, B) | Full | IV . | | 8 | | Cycles | | APERTURE | MW. | any.Co | V | MM | 1007 | TI | | Aperture Delay (t <sub>A</sub> ) | 25°C | N COM. | -XXI | 1.5 | | ns | | Aperture Uncertainty (Jitter) | 25°C | VOY. | 7.11 | 0.25 | | ps rms | | OUT-OF-RANGE RECOVERY TIME | 25°C | V | TW | 1 W | 1100 | Cycle | <sup>&</sup>lt;sup>1</sup> C<sub>LOAD</sub> equals 5 pF maximum for all output switching specifications. WWW.100Y.COM $<sup>^{2}</sup>$ Valid time is approximately equal to minimum $t_{\text{PD}}. \\$ $<sup>^3</sup>$ T<sub>CPD</sub> equals clock rising edge to DCO (+ or –) rising edge delay. <sup>&</sup>lt;sup>4</sup> Data changing to (DCO+ or DCO-) rising edge delay. <sup>&</sup>lt;sup>5</sup> $T_{SKA}$ , $T_{SKB}$ are both clock rate dependent delays equal to $T_{CYCLE}$ – (Data to DCO skew). # TIMING DIAGRAM WW.100Y.CON W.YOOX.COM. WWW.100 W.100Y.CON WWW.100Y.COM. <u>c</u>om.TW TAM.100X.COM MMM.I W. 100Y. CO. WWW.100Y.COM Y.COM.TW COM.TW ### **ABSOLUTE MAXIMUM RATINGS** Thermal impedance ( $\theta_{JA}$ ) = 46.4°C/W (4-layer PCB). #### Table 5. | M.In. COM. | Min. | Max. | |-----------------------------------------|--------|---------------| | Parameter | Rating | Rating | | ELECTRICAL | MW | 1007.00 | | AVDD (With respect to AGND) | -0.5 V | +4.0 V | | DRVDD<br>(With respect to DRGND) | -0.5 V | +4.0 V | | AGND (With respect to DRGND) | -0.5 V | +0.5 V | | Digital I/0<br>(With respect to DRGND) | -0.5 V | DRVDD + 0.5 V | | Analog Inputs<br>(With respect to AGND) | -0.5 V | AVDD + 0.5 V | | ENVIRONMENTAL | J | MAIN | | Operating Temperature | −40°C | +85°C | | Junction Temperature | N | 150°C | | Storage Temperature | TW | 150°C | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **EXPLANATION OF TEST LEVELS** Table 6. | Level | Description | |-------|----------------------------------------------------------------------------------------------------------------| | | 100% production tested. | | II | 100% production tested at 25°C and guaranteed by design and characterization at specified temperatures. | | iii, | Sample tested only. | | IV | Parameter is guaranteed by design and characterization testing. | | V | Parameter is a typical value only. | | VI | 100% production tested at 25°C and guaranteed by design and characterization for industrial temperature range. | #### **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. ### PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 3. Pin Configuration **Table 7. Pin Function Descriptions** | Pin<br>No. | Name | Description | |------------|-------|-----------------------------------| | 1 | CLK+ | Input Clock—True | | 2 | CLK- | Input Clock—Complement | | 3 | AVDD | 3.3 V Analog Supply | | 4 | AGND | Analog Ground | | 5 | DRVDD | 3.3 V Digital Output Supply | | 6 | DRGND | Digital Ground | | 7 | D7A | Data Output Bit 7—Channel A (MSB) | | 8 | D6A | Data Output Bit 6—Channel A | | 9 | D5A | Data Output Bit 5—Channel A | | 10 | D4A | Data Output Bit 4—Channel A | | 11 | D3A | Data Output Bit 3—Channel A | | 12 | D2A | Data Output Bit 2—Channel A | | 13 | D1A | Data Output Bit 1—Channel A | | 14 | D0A | Data Output Bit 0—Channel A (LSB) | | 15 | DRGND | Digital Ground | | 16 | DCO- | Data Clock Output—Complement | | 17 | DCO+ | Data Clock Output—True | | 18 | DRVDD | 3.3 V Digital Output Supply | | 19 | D0B | Data Output Bit 0—Channel B (LSB) | | 20 | D1B | Data Output Bit 1—Channel B | | 21 | D2B | Data Output Bit 2—Channel B | | 22 | D3B | Data Output Bit 3—Channel B | | 23 | D4B | Data Output Bit 4—Channel B | | 24 | D5B | Data Output Bit 5—Channel B | | Pin | 1 | - TIMM TOWN COMP | |-----|-------|-----------------------------------------------------| | No. | Name | Description | | 25 | D6B | Data Output Bit 6—Channel B | | 26 | D7B | Data Output Bit 7—Channel B (MSB) | | 27 | DRGND | Digital Ground | | 28 | S1 | Data Format Select and Duty Cycle Stabilizer Select | | 29 | PDWN | Power-Down Selection | | 30 | AVDD | 3.3 V Analog Supply | | 31 | AVDD | 3.3 V Analog Supply | | 32 | AGND | Analog Ground | | 33 | SENSE | Reference Mode Selection | | 34 | VREF | Voltage Reference Input/Output | | 35 | AGND | Analog Ground | | 36 | AVDD | 3.3 V Analog Supply | | 37 | AGND | Analog Ground | | 38 | VIN- | Analog Input—Complement | | 39 | VIN+ | Analog Input—True | | 40 | AGND | Analog Ground | | 41 | AVDD | 3.3 V Analog Supply | | 42 | S3 | DCO Enable Select (Tie to AVDD for DCO<br>Active) | | 43 | DS- | Data Sync Complement (If Unused, Tie to DRVDD) | | 44 | DS+ | Data Sync True (If Unused, Tie to DGND) | 特力材料886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www. 100y. com. tw WWW.100Y.CON. ### **TERMINOLOGY** ### **Analog Bandwidth** The analog input frequency at which the spectral power of the fundamental frequency (as determined by the FFT analysis) is reduced by 3 dB. #### **Aperture Delay** The delay between the 50% point of the rising edge of the encode command and the instant the analog input is sampled #### **Aperture Uncertainty (Jitter)** The sample-to-sample variation in aperture delay. #### Clock Pulse-Width/Duty Cycle Pulse-width high is the minimum amount of time that the clock pulse should be left in a Logic 1 state to achieve rated performance; pulse-width low is the minimum time clock pulse should be left in a low state. See timing implications of changing $t_{\rm EH}$ in the Clocking the AD9481 section. At a given clock rate, these specifications define an acceptable clock duty cycle. #### Crosstall Coupling onto one channel being driven by a low level (-40 dBFS) signal when the adjacent interfering channel is driven by a full-scale signal. # Differential Analog Input Resistance, Differential Analog Input Capacitance, and Differential Analog Input Impedance The real and complex impedances measured at each analog input port. The resistance is measured statically and the capacitance and differential input impedances are measured with a network analyzer. #### **Differential Analog Input Voltage Range** The peak-to-peak differential voltage that must be applied to the converter to generate a full-scale response. Peak differential voltage is computed by observing the voltage on a single pin and subtracting the voltage from the other pin, which is 180° out of phase. Peak-to-peak differential is computed by rotating the inputs phase 180° and taking the peak measurement again. The difference is then computed between both peak measurements. #### **Differential Nonlinearity** The deviation of any code width from an ideal 1 LSB step #### **Effective Number of Bits (ENOB)** ENOB is calculated from the measured SINAD based on the equation (assuming full-scale input) $$ENOB = \frac{SINAD_{MEASURED} - 1.76 \text{ dB}}{6.02}$$ #### **Full-Scale Input Power** Expressed in dBm. Computed using the following equation $$Power_{FULLSCALE} = 10 \log \left( \frac{V^2_{FULLSCALE} \, rms}{Z_{INPUT} \over 0.001} \right)$$ #### Gain Error Gain error is the difference between the measured and ideal full-scale input voltage range of the ADC. #### Harmonic Distortion, Second The ratio of the rms signal amplitude to the rms value of the second harmonic component, reported in dBc. #### Harmonic Distortion, Third The ratio of the rms signal amplitude to the rms value of the third harmonic component, reported in dBc. #### **Integral Nonlinearity** The deviation of the transfer function from a reference line measured in fractions of 1 LSB using a best straight line determined by a least square curve fit. #### **Minimum Conversion Rate** The encode rate at which the SNR of the lowest analog signal frequency drops by no more than 3 dB below the guaranteed limit. #### **Maximum Conversion Rate** The encode rate at which parametric testing is performed. #### **Output Propagation Delay** The delay between a differential crossing of CLK+ and CLK– and the time when all output data bits are within valid logic levels. #### Noise (for Any Range within the ADC) This value includes both thermal and quantization noise. $$V_{noise} = \sqrt{Z \times 0.001 \times 10 \left( \frac{FS_{dBm} - SNR_{dBc} - Signal_{dBFS}}{10} \right)}$$ where: Z is the input impedance. FS is the full scale of the device for the frequency in question. SNR is the value for the particular input level. Signal is the signal level within the ADC reported in dB below full scale. #### **Power Supply Rejection Ratio** The ratio of a change in input offset voltage to a change in power supply voltage. #### Signal-to-Noise and Distortion (SINAD) The ratio of the rms signal amplitude (set 1 dB below full scale) to the rms value of the sum of all other spectral components, including harmonics, but excluding dc. #### Signal-to-Noise Ratio (without Harmonics) The ratio of the rms signal amplitude (set at 1 dB below full scale) to the rms value of the sum of all other spectral components, excluding the first five harmonics and dc. #### Spurious-Free Dynamic Range (SFDR) The ratio of the rms signal amplitude to the rms value of the peak spurious spectral component. The peak spurious component may or may not be a harmonic. It also may be reported in dBc (degrades as signal level is lowered) or dBFS (always related back to converter full scale). #### **Two-Tone Intermodulation Distortion Rejection** The ratio of the rms value of either input tone to the rms value of the worst third-order intermodulation product, in dBc. #### **Two-Tone SFDR** The ratio of the rms value of either input tone to the rms value of the peak spurious component. The peak spurious component may or may not be an IMD product. It also may be reported in dBc (degrades as signal level is lowered) or in dBFS (always relates back to converter full scale). #### **Worst Other Spur** The ratio of the rms signal amplitude to the rms value of the worst spurious component (excluding the second and third harmonic), reported in dBc. #### **Transient Response Time** The time it takes for the ADC to reacquire the analog input after a transient from 10% above negative full scale to 10% below positive full scale. #### **Out-of-Range Recovery Time** This is the time it takes for the ADC to reacquire the analog input after a transient from 10% above positive full scale to 10% above negative full scale, or from 10% below negative full scale to 10% below positive full scale. 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw WWW.100Y.COM ### TYPICAL PERFORMANCE CHARACTERISTICS AVDD, DRVDD = 3.3 V, T = $25^{\circ}\text{C}$ , $A_{\text{IN}}$ differential drive, FS = 1, internal reference mode, unless otherwise noted. Figure 4. FFT: $f_s = 250$ MSPS, $A_{IN} = 10.3$ MHz @ -1 dBFS Figure 5. FFT: $f_S = 250$ MSPS, $A_{IN} = 70$ MHz @ -1 dBFS Figure 6. FFT: $f_S = 250$ MSPS, $A_{IN} = 70$ MHz @ -1 dBFS, Single-Ended Input Figure 7. FFT: $f_s = 250$ MSPS, $A_{IN} = 170$ MHz @ -1 dBFS Figure 8. Analog Input Frequency Sweep, $A_{IN} = -1 \text{ dBFS}$ , FS = 1 V, $f_S = 250 \text{ MSPS}$ Figure 9. Analog Input Frequency Sweep, $A_{IN} = -1$ dBFS, FS = 0.75 V, $f_S = 250$ MSPS, External VREF Mode Figure 10. SNR, SINAD, SFDR vs. Sample Clock Frequency, $A_{IN} = 70 \text{ MHz } @ -1 \text{ dB}$ Figure 11. SFDR vs. A<sub>IN</sub> Input Level; A<sub>IN</sub> = 70 MHz @ 250 MSPS Figure 12. Two-Tone Intermodulation Distortion (69.3 MHz and 70.3 MHz; $f_s = 250$ MSPS) Figure 13. $I_{AVDD}$ and $I_{DRVDD}$ vs. Clock Rate, $C_{LOAD} = 5$ pF $A_{IN} = 70$ MHz @ -1 dBFS Figure 14. SNR, SINAD vs. Clock Pulse-Width High, $A_{IN} = 70 \text{ MHz} @ -1 \text{ dBFS}, 250 \text{ MSPS}, DCS On/Off}$ Figure 15. SNR, SINAD, and SFDR vs. VREF in External Reference Mode, $A_{IN} = 70 \text{ MHz} @ -1 \text{ dBFS}, 250 \text{ MSPS}$ Figure 16. Full-Scale Gain Error vs. Temperature, $A_{IN} = 70.3 \text{ MHz} @ -0.5 \text{ dBFS}, 250 \text{ MSPS}$ Figure 17. SINAD, SFDR vs. Temperature, $A_{IN} = 70 \text{ MHz} @ -1 \text{ dBFS}, 250 \text{ MSPS}$ Figure 18. VREF Sensitivity to AVDD Figure 19. SNR, SINAD, and SFDR vs. Supply Voltage, $A_{IN} = 70.3 \text{ MHz} @ -1 \text{ dBFS}, 250 \text{ MSPS}$ Figure 20. Typical DNL Plot, A<sub>IN</sub> = 10.3 MHz @ -0.5 dBFS, 250 MSPS Figure 21. Typical INL Plot, A<sub>IN</sub> = 10.3 MHz @ −0.5 dBFS, 250 MSPS M. 100X.COM. WWW.I W.100X. COM.TW IWW.100Y.COM WWW.II WW.100Y.COM WWW.100Y.COM V.COM.TW COM.TW WWW.100Y.COM.TW WWW.100X WWW.100Y.COM.TW WWW.100Y.COM.TW 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www. 100y. com. tw ### **EQUIVALENT CIRCUITS** Figure 23. Analog Inputs Figure 24. Clock Inputs Figure 25. S1 Input Figure 26. Power-Down Input WWW.100Y.COM.TW Figure 27. Data, DCO Outputs 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www. 100y. com. tw W.100Y.COM.TW ### **APPLICATIONS** The AD9481 uses a 1.5 bit per stage architecture. The analog inputs drive an integrated high bandwidth track-and-hold circuit that samples the signal prior to quantization by the 8-bit core. For ease of use, the part includes an on-board reference and input logic that accepts TTL, CMOS, or LVPECL levels. The digital output logic levels are CMOS-compatible. #### ANALOG INPUTS The analog input to the AD9481 is a differential buffer. For best dynamic performance, impedances at VIN+ and VIN- should match. Optimal performance is obtained when the analog inputs are driven differentially. SNR and SINAD performance can degrade if the analog input is driven with a single-ended signal. The analog inputs self-bias to approximately 1.9 V; this common-mode voltage can be externally overdriven by approximately ±300 mV if required. A wideband transformer, such as the Mini-Circuits ADT1-1WT, can provide the differential analog inputs for applications that require a single-ended-to-differential conversion. Note that the filter and center-tap capacitor on the secondary side is optional and dependent on application requirements. An RC filter at the secondary side helps reduce any wideband noise getting aliased by the ADC. Figure 28. Driving the ADC with an RF Transformer For dc-coupled applications, the AD8138/AD8139 or AD8351 can serve as a convenient ADC driver, depending on requirements. Figure 29 shows an example with the AD8138. The AD9481 PCB has an optional AD8351 on board, as shown in Figure 39 and Figure 40. The AD8351 typically yields better performance for frequencies greater than 30 MHz to 40 MHz. The AD9481's linearity and SFDR start to degrade at higher analog frequencies (see the Typical Performance Characteristics section). For higher frequency applications, the AD9480 with LVDS outputs and superior AC performance should be considered. 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw Figure 29. Driving the ADC with the AD8138 The AD9481 can be easily configured for different full-scale ranges. See the Voltage Reference section for more information. Optimal performance is achieved with a 1 V p-p analog input. Figure 30. Analog Input Full Scale #### VOLTAGE REFERENCE A stable and accurate 1.0 V reference is built into the AD9481. Users can choose this internal reference or provide an external reference for greater accuracy and flexibility. Figure 32 shows the typical reference variation with temperature. Table 8 summarizes the available reference configurations. Figure 31. Internal Reference Equivalent Circuit #### **Fixed Reference** The internal reference can be configured for a differential span of 1 V p-p (see Figure 34). It is recommended to place a 0.1 $\mu F$ capacitor as close as possible to the VREF pin; a 10 µF capacitor is also required (see the PCB layout for guidance). If the internal reference of the AD9481 is used to drive multiple converters to improve gain matching, the loading of the reference by the other converters must be considered. Figure 34 depicts how the internal reference voltage is affected by loading. Figure 32. Typical Reference Variation with Temperature Figure 33. Internal Fixed Reference (1 V p-p) Figure 34. Internal VREF vs. Load Current **Table 8. Reference Configurations** | SENSE Voltage | Resulting VREF | Reference | Differentia | l Span | |---------------------|--------------------------------|----------------|--------------|------------------------| | AVDD | N/A (external reference input) | External | 1 × externa | l reference voltage | | 0.5 V (Self-Biased) | $0.5 \times (1 + R1/R2) V$ | Programmable | 1 × VREF (0. | 75 V p-p to 1.5 V p-p) | | AGND to 0.2 V | 1.0 V | Internal fixed | 1 V p-p | 1007.00 | | | | | | | | | | | | | #### **External Reference** An external reference can be used for greater accuracy and temperature stability when required. The gain of the AD9481 can also be varied using this configuration. A voltage output DAC can be used to set VREF, providing for a means to digitally adjust the full-scale voltage. VREF can be externally set to voltages from 0.75~V to 1.5~V; optimum performance is typically obtained at VREF = 1~V. (See the Typical Performance Characteristics section.) Figure 35. External Reference #### **Programmable Reference** The programmable reference can be used to set a differential input span anywhere between 0.75 V p-p and 1.5 V p-p by using an external resistor divider. The SENSE pin self-biases to 0.5 V, and the resulting VREF is equal to $0.5 \times (1 + R1/R2)$ . It is recommended to keep the sum of $R1 + R2 \ge 10~k\Omega$ to limit VREF loading (for VREF = 1.5 V, set R1 equal to 7 k $\Omega$ and R2 equal to 3.5 k $\Omega$ ). Figure 36. Programmable Reference #### **CLOCKING THE AD9481** Any high speed ADC is extremely sensitive to the quality of the sampling clock provided by the user. A track-and-hold circuit is essentially a mixer, and any noise, distortion, or timing jitter on the clock is combined with the desired signal at the A/D output. Considerable care has been taken in the design of the CLOCK input of the AD9481, and the user is advised to give commensurate thought to the clock source. The AD9481 has an internal clock duty cycle stabilization circuit that locks to the rising edge of CLOCK and optimizes timing internally for sample rates between 100 MSPS and 250 MSPS. This allows for a wide range of input duty cycles at the input without degrading performance. Jitter on the rising edge of the input is still of paramount concern and is not reduced by the internal stabilization circuit. The duty cycle control loop does not function for clock rates less than 70 MHz nominally. The loop has a time constant associated with it that needs to be considered in applications where the clock rate can change dynamically, requiring a wait time of 5 $\mu$ s after a dynamic clock frequency increase before valid data is available. The clock duty cycle stabilizer can be disabled at Pin 28 (S1). The clock inputs are internally biased to 1.5 V (nominal) and support either differential or single-ended signals. For best dynamic performance, a differential signal is recommended. An MC100LVEL16 performs well in the circuit to drive the clock inputs (ac coupling is optional). If the clock buffer is greater than two inches from the ADC, a standard LVPECL termination may be required instead of the simple pull-down termination shown in Figure 37. Figure 37. Clocking the AD9481 #### **DS INPUTS** The data sync inputs (DS+, DS-) can be used in applications which require that a given sample appear at a specific output port (A or B) relative to a given external timing signal. The DS inputs can also be used to synchronize two or more ADCs in a system to maintain phasing between Ports A and B on separate ADCs (in effect, synchronizing multiple DCO outputs). The DS inputs are internally biased to 1.5 V (nominal) and support either differential or single-ended signals. When DS+ is held high (DS- low), the ADC data outputs and DCO outputs do not switch and are held static. Synchronization is accomplished by the assertion (falling edge) of DS+ within the timing constraints $t_{\rm SDS}$ and $t_{\rm HDS}$ , relative to a clock rising edge. (On initial synchronization, $t_{\rm HDS}$ is not relevant.) If DS+ falls within the required setup time ( $t_{\rm SDS}$ ) before a given clock rising edge N, the analog value at that point in time is digitized and available at Port A, eight cycles later in interleaved mode. The next sample, N + 1, is sampled by the next rising clock edge and available at Port B, eight cycles after that clock edge. Driving each ADC's DS inputs by the same sync signal accomplishes synchronization between multiple ADCs. In applications which require synchronization, one-shot synchronization is recommended. An easy way to accomplish synchronization is by a one-time sync at power-on reset. **Table 9. S1 Voltage Levels** | S1 Voltage | Data Format | Duty Cycle<br>Stabilizer | |-------------------------------------------|-----------------|--------------------------| | $(0.9 \times AVDD) \rightarrow AVDD$ | Offset binary | Disabled | | $(2/3 \times AVDD) \pm (0.1 \times AVDD)$ | Offset binary | Enabled | | $(1/3 \times AVDD) \pm (0.1 \times AVDD)$ | Twos complement | Enabled | | $AGND \rightarrow (0.1 \times AVDD)$ | Twos complement | Disabled | #### **DIGITAL OUTPUTS** The CMOS digital outputs are TTL-/CMOS-compatible for lower power consumption. The outputs are biased from a separate supply (DRVDD), allowing easy interface to external logic. The outputs are CMOS devices that swing from ground to DRVDD (with no dc load). It is recommended to minimize the capacitive load the ADC drives by keeping the output traces short (< 2 inch, for a total $C_{LOAD}$ < 5 pF). When operating in CMOS mode, it is also recommended to place low value series damping resistors on the data lines close to the ADC to reduce switching transient effects on performance. Table 10. Output Coding (FS = 1 V) | Code | (VIN+) - (VIN-) | Offset Binary | Twos Complement | |------|-----------------|---------------|-----------------| | 255 | > +0.512 V | 1111 1111 | 0111 1111 | | 255 | +0.512 V | 1111 1111 | 0111 1111 | | 254 | +0.508 V | 1111 1110 | 0111 1110 | | • | W. W. | OON.CO | TW . WY | | • | WW | In COM | • 11 | | 129 | +0.004 V | 1000 0001 | 0000 0001 | | 128 | +0.0 V | 1000 0000 | 0000 0000 | | 127 | -0.004 V | 0111 1111 | 1111 1111 | | • | . " | W.100 1. | M.I. | | • | • 11/ | TOOY.C | TY. | | 2 | -0.504 V | 0000 0010 | 1000 0010 | | 1 | -0.508 V | 0000 0001 | 1000 0001 | | 0 | -0.512 V | 0000 0000 | 1000 0000 | | 0 | < -0.512 V | 0000 0000 | 1000 0000 | #### **INTERLEAVING TWO AD9481s** Instrumentation applications may prefer to interleave (or pingpong) two AD9481s to achieve twice the sample rate, or 500 MSPS. In these applications, it is important to match the gain and offset of the two ADCs. Varying the reference voltage allows the gain of the ADCs to be adjusted; external dc offset compensation can be used to reduce offset mismatch between two ADCs. The sampling phase offset between the two ADCs is extremely important as well and requires very low skew between clock signals driving the ADCs (< 2 ps clock skew for a 100 MHz analog input frequency). #### **DATA CLOCK OUT** A data clock is available at DCO+ and DCO-. These clocks can facilitate latching off-chip, providing a low skew clocking solution. The on-chip delay of the DCO clocks tracks with the on-chip delay of the data bits, (under similar loading) such that the variation between $t_{\rm PD}$ and $t_{\rm CPD}$ is minimized. It is recommended to keep the trace lengths on the data and DCO pins matched and 2 inches maximum. A series damping resistor at the clock outputs is also recommended. The DCO outputs can be disabled and placed in a high impedance state by tying S3 to ground (tie to AVDD for DCO active). Switching both into and out of high impedance is accomplished in 4 ns from S3 switching. #### **POWER-DOWN INPUT** The ADC can be placed into a low power state by setting the PDWN pin to AVDD. Time to go into (or come out of) power down equals 30 ns typically from PDWN switching. ### **AD9481 EVALUATION BOARD** The AD9481 evaluation board offers an easy way to test the device. It requires a clock source, an analog input signal, and a 3.3 V power supply. The clock source is buffered on the board to provide the clocks for the ADC and a data-ready signal. The digital outputs and output clocks are available at an 80-pin output connector, P3, P23. (Note that P3, P23 are represented schematically as two 40-pin connectors, and this connector is implemented as one 80-pin connector on the PCB.) The board has several different modes of operation and is shipped in the following configuration: - Offset binary - Internal voltage reference #### **POWER CONNECTOR** Power is supplied to the board via two detachable 4-pin power strips. **Table 11. Power Connector** | Terminal | Comments | |--------------------------|------------------------------------------------------------------------| | VDL (3.3 V) | Output supply for external latches and data ready clock buffer ~ 30 mA | | AVDD <sup>1</sup> 3.3 V | Analog supply for ADC ~ 140 mA | | DRVDD <sup>1</sup> 3.3 V | Output supply for ADC ~ 30 mA | | VCTRL <sup>1</sup> 3.3 V | Supply for support clock circuitry ~ 60 mA | | Op amp, ext. ref | Optional supply for op amp and ADR510 reference | <sup>&</sup>lt;sup>1</sup> AVDD, DRVDD, VDL, and VCTRL are the minimum required power connections. #### ANALOG INPUTS The evaluation board accepts a 700 mV p-p analog input signal centered at ground at SMB Connector J3. This signal is terminated to ground through 50 $\Omega$ by R22. The input can be alternatively terminated at the T1 transformer secondary by R21 and R28. T1 is a wideband RF transformer that provides the single-ended-to-differential conversion, allowing the ADC to be driven differentially, minimizing even-order harmonics. An optional transformer, T4, can be placed if desired (remove T1, as shown in Figure 39 and Figure 40). The analog signal can be low-pass filtered by R21, C8 and R28, C9 at the ADC input. #### GAIN Full scale is set by the sense jumper. This jumper applies a bias to the SENSE pin to vary the full-scale range; the default position is SENSE = ground, setting the full scale to 1 V p-p. #### **OPTIONAL OPERATIONAL AMPLIFIER** The PCB has been designed to accommodate an optional AD8351 op amp that can serve as a convenient solution for dccoupled applications. To use the AD8351 op amp, remove R29, R31, and C3. Populate R12, R17, and R36 with 25 $\Omega$ resistors, and populate C1, C21, C23, C31, C39, and C30 with 0.1 $\mu F$ capacitors. Populate R54, R10, and R11 with 10 $\Omega$ resistors, and R34 and R32 with 1 $k\Omega$ resistors. Populate R15 with a 1.2 $k\Omega$ resistor and R14 with a 100 $\Omega$ resistor. Populate R37 with a 10 $k\Omega$ resistor. #### **CLOCK** The clock input is terminated to ground through 50 $\Omega$ at SMA Connector J1. The input is ac-coupled to a high speed differential receiver (LVEL16) that provides the required low jitter, fast edge rates needed for best performance. J1 input should be > 0.5 V p-p. Power to the LVEL16 is set to VCTRL (default) or AVDD by jumper placement at the device. #### **OPTIONAL CLOCK BUFFER** The PCB has been designed to accommodate the SNLVDS1 line driver. The SNLVDS1 is used as a high speed LVDS-level optional encode clock. To use this clock, please remove C2, C5, and C6. Place 0.1 $\mu F$ capacitors on C34, C35, and C26. Place a 10 $\Omega$ resistor on R48, and place a 100 $\Omega$ resistor on R6. Place a 0 $\Omega$ resistor on both R49 and R53. For best results using the line driver, J1 input should be > 2.5 V p-p. #### DS The DS inputs are available on the PCB at J2 and J4. If driving DS+ externally, place a 0 $\Omega$ resistor at C48 and remove R53. #### **OPTIONAL XTAL** The PCB has been designed to accommodate an optional crystal oscillator that can serve as a convenient clock source. The footprint can accept both through-hole and surface-mount devices, including Vectron XO-400 and Vectron VCC6 family oscillators. To use either crystal, populate C38 and C40 with 0.1 $\mu F$ capacitors. Populate R48 and R49 with 0 $\Omega$ resistors. Place R50, R51, R59, and R60 with 1 $k\Omega$ resistors. Remove C6 and C5. If the Vectron VCC6 family crystal is being used, populate R57 with a 10 $\Omega$ resistor. If using the XO-400 crystal, place jumper E21 or E22 to E23. #### **VOLTAGE REFERENCE** The AD9481 has an internal 1 V reference mode. The ADC uses the internal 1 V reference as the default when sense is set to ground. An optional on-board external 1.0 V reference (ADR510) can be used by setting the sense jumper to AVDD, by placing a jumper on E5 to E3, and by placing a 0 $\Omega$ resistor on R55. When using an external programmable reference, (R20, R30) remove the sense jumper. #### **DATA OUTPUTS** The ADC outputs are buffered on the PCB by LVT574 latches on the data outputs. The latch outputs have series terminating resistors at the output pins to minimize reflections. ### **EVALUATION BOARD BILL OF MATERIALS (BOM)** | No. | Quantity | Reference Designator | Device | Package | Value | |-----|----------|------------------------------------------------------------------------------|------------------------|----------------------|-------------------| | 1 | 24 | C1 to C6, C10 to C12, C14 to C15,<br>C17 to C19, C22 to C29, C31, C48 to C49 | Capacitors | 0402 | 0.1 μF | | 2 | 1011 | C13 | Capacitor | Tantalum (3528) | 10 μF | | 3 | 5 | C32 to C36 | Capacitors | Tantalum (6032) | 10 μF | | 4 | 4 | J1 to J4 | SMA | SMA | Degrees | | 5 | 3, 001 | P1, P12 to P13 | 4-pin power connectors | Post | Z5.531.3425.0 | | 6 | 3 | P1, P12 to P13 | 4-pin power connectors | Detachable connector | 25.602.5453.0 | | 7 | 2 | P3, P23 | 80-pin connectors | Connector | TSW-140-08-L-D-RA | | 8 | 7 CC | R1, R5, R19, R22, R27, R35, R53 | Resistors | 0603 | 50 Ω | | 9 | 8 | R2 to R4, R6 to R9, R18, R14 | Resistors | 0603 | 100 Ω | | 10 | 7 | R13, R42 to R45, R32, R34 | Resistors | 0603 | 1 kΩ | | 11 | 2 | R16, R52 | Resistors | 0603 | 130 Ω | | 12 | 2 1003. | R23, R24 | Resistors | 0603 | 510 Ω | | 13 | 2 | R25, R26 | Resistors | 0603 | 82 Ω | | 14 | 2 | R29, R31 | Resistors | 0603 | 00 Ω | | 15 | 2 1.100 | R33, R37 | Resistors | 0603 | 10 kΩ | | 16 | 1 | R46 | Resistor | 0603 | 2 kΩ | | 17 | 3 | R12, R17, R36 | Resistors | 0603 | 25 Ω | | 18 | 1 | R15 | Resistor | 0603 | 1.2 kΩ | | 19 | 3 | R54, R10 to R11 | Resistors | 0603 | 10 Ω | | 20 | 2 | RP1 to RP2 | Resistor Pack | 100 Ω Res. Array | 742C163100JTR | | 21 | 4 | U3, U5 to U6, U8 | Resistor Pack 100 Ω | 100 Ω Res. Array | EXB-38V101JV | | 22 | 2 | U4, U7 | 74LVT574 | SO20 | 74LVT574WM | | 23 | 1 | TI OV.CO TW | Transformer | CD542 | ADT1-1WT | | 24 | 1 | UI JUV COM | AD8351 | MSOP-10 | Op Amp | | 25 | 1 | U2 (00) | 74VCX86 | SO-14 | XOR | | 26 | 1 | U101 | ADR510 | SOT-23 | Voltage Regulator | | 27 | 1 | U91 V.100 CONT. | VCC6PECL6 | VCC6-QAB-250M000 | Vectron Crystal | | 28 | 1 | U12 | AD9481 | TQFP-44 | ADC | | 29 | 1 | U11 | MC100-LVEL16D | S08NB | Clock Buffer | | 30 | 1 | T2 <sup>1</sup> CONT | ETC1-1-13 | 1-1 TX | M/A-COM/ETC 1-1-1 | | 31 | 11 | C1, C7 to C9, C16, C20, C30, C31, C38 to C40 | Capacitors | 0402 | $X^1$ | | 32 | 18 | R20 to R21, R28, R30, R38 to R41,<br>R48 to R51, R55 to R60 | Resistors | 0603 | X1 100 Y.CC | | 33 | 16 | E98 to E102, E73 to E84 | Jumpers | OWIT | -1XW.100 -1 C | | | ı | THE WOOD AND | TANK CANA | - 7.4 | 44 44 | <sup>&</sup>lt;sup>1</sup> Not placed. 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www. 100y. com. tw W.100Y.COM.TW WWW.100Y.COM.TW ### **PCB SCHEMATICS** OX. Rev. 0 | Page 25 of 28 ### **PCB LAYERS** Figure 41. PCB Top-Side Silkscreen Figure 42. PCB Top-Side Copper Routing Figure 43. PCB Ground Layer Figure 44. PCB Split Power Plane Http://www.100y.com.tw WWW.100Y. Figure 46. PCB Bottom-Side Silkscreen WWW.100Y.COM.TW WWW.100Y.C 特力材料886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www. 100y. com. tw # **OUTLINE DIMENSIONS** COMPLIANT TO JEDEC STANDARDS MS-026ACB Figure 47. 44-Lead Thin Plastic Quad Flat Package [TQFP] (SU-44)—Dimensions shown in millimeters #### **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package Option | |--------------------------------------------------------|-------------------|----------------------------------------------------------------|----------------| | AD9481BSUZ-250 <sup>1</sup><br>AD9481-PCB <sup>2</sup> | -40°C to +85°C | 44-Lead Thin Plastic Quad Flat Package (TQFP) Evaluation Board | SU-44 | <sup>&</sup>lt;sup>1</sup> Z = Pb-free part. <sup>&</sup>lt;sup>2</sup> Evaluation board shipped with AD9481BSUZ-250 installed. WWW.100Y.COM