勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw 00- ADS1120 www.ti.com SBAS535A - AUGUST 2013-REVISED JANUARY 2014 # Low-Power, Low-Noise, 16-Bit, Analog-to-Digital Converter for Small-Signal Sensors Check for Samples: ADS1120 # **FEATURES** - Low Current Consumption: As Low as 120 μA (typ) in Duty-Cycle Mode - Wide Supply Range: 2.3 V to 5.5 V - Programmable Gain: 1 V/V to 128 V/V - Programmable Data Rates: Up to 2 kSPS - 16-Bit Noise-Free Resolution at 20 SPS - Simultaneous 50-Hz and 60-Hz Rejection at 20 SPS with Single-Cycle Settling Digital Filter - Dual-Matched Programmable Current Sources: 50 μA to 1500 μA - Internal 2.048-V Reference: 5 ppm/°C (typ) Drift - Internal 2% Accurate Oscillator - Internal Temperature Sensor: 0.5°C (typ) Accuracy - Two Differential or Four Single-Ended Inputs - SPI™-Compatible Interface - Package: 3,5-mm × 3,5-mm × 0,9-mm QFN #### **APPLICATIONS** - Temperature Sensors: - Thermocouples - Resistance Temperature Detectors (RTDs) 2-, 3-, or 4-Wire Types - Bridge Sensors - Portable Instrumentation - Factory Automation and Process Controls #### DESCRIPTION The ADS1120 is a precision, 16-bit, analog-to-digital converter (ADC) that offers many integrated features to reduce system cost and component count in applications measuring small sensor signals. The device features two differential or four single-ended inputs through a flexible input multiplexer (mux), a low-noise, programmable gain amplifier (PGA), two programmable excitation current sources, a voltage reference, an oscillator, a low-side switch, and a precision temperature sensor. The device can perform conversions at data rates up to 2000 samples-per-second (SPS) with single-cycle settling. At 20 SPS, the digital filter offers simultaneous 50-Hz and 60-Hz rejection for noisy industrial applications. The internal PGA offers gains up to 128 V/V. This PGA makes the ADS1120 ideally-suited for applications measuring small sensor signals, such as resistance temperature detectors (RTDs), thermocouples, thermistors, and bridge sensors. The device supports measurements of pseudo- or fully-differential signals when using the PGA. Alternatively, the device can be configured to bypass the internal PGA while still providing high input impedance and gains up to 4 V/V, allowing for single-ended measurements. The power consumption is as low as 120 μA when operating in duty-cycle mode with the PGA disabled. Communication to the device is established through a mode 1 SPI-compatible interface. The ADS1120 is offered in a leadless QFN-16 or a TSSOP-16 package and is specified over a temperature range of -40°C to +125°C. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SPI is a trademark of Motorola, Inc. All other trademarks are the property of their respective owners. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # **Ordering Information** For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder at <a href="https://www.ti.com">www.ti.com</a>. # Product Family | DEVICE | RESOLUTION (Bits) | MAXIMUM GAIN | MAXIMUM SAMPLE<br>RATE (SPS) | PACKAGE<br>DESIGNATOR | |---------|-------------------|--------------|------------------------------|-----------------------| | ADS1120 | 16 OV.C | 128 | 2000 | QFN-16 | | ADS1120 | 10 | OM 1 120 | 2000 COM. 1 | TSSOP-16 | | ADC4000 | 100 | 2000 | QFN-16 | | | ADS1220 | 24 | 128 | 2000 | TSSOP-16 | # Absolute Maximum Ratings(1) | | | VAL | UE | | |-------------------------------|---------------------------------------------------------------------------|------------|------------|------| | | | MIN | MAX | UNIT | | AVDD to AVSS | TW WWW.100Y.CO.TW | -0.3 | +7 | V | | DVDD to DGND | NWW.TOOY.COM. | -0.3 | +7 | V | | AVSS to DGND | CONT. | -2.8 | +0.3 | V | | Analog input voltage | AIN0/REFP1, AIN1, AIN2, AIN3/REFN1, REFP0, REFN0 | AVSS - 0.3 | AVDD + 0.3 | V | | Digital input voltage | CS, SCLK, DIN, DOUT/DRDY, DRDY, CLK | DGND - 0.3 | DVDD + 0.3 | V | | Analog input current | Continuous | -10 | +10 | mA | | Tomporotura VV. 100 | Maximum junction, T <sub>JMax</sub> | WWW | +150 | °C | | Temperature | Storage, T <sub>STG</sub> | -60 | +150 | °C | | Electrostatic discharge (ESD) | Human body model (HBM) JEDEC standard 22, test method A114-C.01, all pins | -2000 | +2000 | V | | ratings | Charged device model (CDM) JEDEC standard 22, test method C101, all pins | -500 | +500 | v | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and do not imply functional operation of the device at these or any other conditions beyond those indicated. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### Thermal Information | | | ADS | 31120 | 00 r. | |------------------|----------------------------------------------|-----------|------------|---------| | | THERMAL METRIC <sup>(1)</sup> | QFN (RVA) | TSSOP (PW) | UNITS | | | | 16 PINS | 16 PINS | LOOY.C | | $\theta_{JA}$ | Junction-to-ambient thermal resistance | 43.4 | 99.5 | 1.10 | | $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance | 47.3 | 35.2 | W.100 | | $\theta_{JB}$ | Junction-to-board thermal resistance | 18.4 | 44.3 | °C/W | | Ψ <sub>JT</sub> | Junction-to-top characterization parameter | 0.6 | 2.4 | C/VV | | ΨЈВ | Junction-to-board characterization parameter | 18.4 | 43.8 | MN. | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 2.0 | n/a | TANN.II | (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. Product Folder Links : ADS1120 # **Electrical Characteristics** Minimum and maximum specifications are at $T_A = -40^{\circ}\text{C}$ to +125°C. Typical specifications are at $T_A = +25^{\circ}\text{C}$ . All specifications are at AVDD = 3.3 V, AVSS = 0 V, DVDD = 3.3 V, PGA enabled, DR = 20 SPS, and external $V_{REF} = 2.5 \text{ V}$ , unless otherwise noted. (1) | () E | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|---------------------------------------------|-----------------------------------------------------------------------------|---------------------------|-----------------------------------------|---------------------------|--------| | ANALO | G INPUTS | M.COM. | CON.CO | TW | | | | CON | Full-scale differential input voltage range | $V_{IN} = (V_{AINP} - V_{AINN})$ | TOOX.COM | ±V <sub>REF</sub> / gain <sup>(2)</sup> | | V | | 1 CO | Abaduta input valtaga ranga | PGA disabled, gain = 1 to 4 | AVSS - 0.1 | TW | AVDD + 0.1 | V | | | Absolute input voltage range | Gain = 1 to 128 | See the Lo | ow-Noise PGA se | ection | V | | VY.C | Common-mode input voltage range | PGA disabled, gain = 1 to 4 | AVSS - 0.1 | OM.T.W | AVDD + 0.1 | V | | V <sub>CM</sub> | $[V_{CM} = (V_{AINP} + V_{AINN}) / 2]$ | Gain = 1 to 128 | See the Lo | ow-Noise PGA se | ection | | | 10 1. | Absolute input current | 1.700 COM. | See the T | ypical Character | istics | | | 1007 | Differential input current | 1100x. | See the T | ypical Character | istics | | | SYSTE | M PERFORMANCE | MY.CO. TW | MAN | TI | | | | 1700 | Resolution (no missing codes) | M. IO. COM. | 16 | V.COM | V | Bits | | × 10 | Dr. ON: In | Normal mode | 20, 45, 90 | , 175, 330, 600, | 1000 | SPS | | DR | Data rate | Duty-cycle mode | 5, 11.25, 2 | 2.5, 44, 82.5, 150 | 0, 250 | SPS | | | | Turbo mode | 40, 90, 180 | , 350, 660, 1200 | , 2000 | SPS | | -TVI. | Noise (input-referred) | M.In. COM. | See the Noi | se Performance | section | | | INL | Integral nonlinearity | Gain = 1 to 128, $V_{CM} = 0.5$ AVDD, best fit <sup>(3)</sup> | WWW | 100 × (80) | 20 | ppm | | V | Offset voltage (input-referred) | PGA disabled, gain = 1 to 4, T <sub>A</sub> = +25°C, differential inputs | WWV | ±4 | WILM | μV | | V <sub>IO</sub> | Oliset voltage (iliput-releffed) | Gain = 1 to 128, T <sub>A</sub> = +25°C, differential inputs | WW | ±4.C | TOM.TW | μV | | | | PGA disabled, gain = 1 to 4 | N WY | 0.25 | TV | μV/°C | | | Offset drift | Gain = 1 to 128, $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}^{(3)}$ | asti sti | 0.08 | 0.3 | μV/°C | | V | W. TIOOX. | Gain = 1 to 128 | In h | 0.25 | COM | μV/°C | | GE | Gain error | PGA disabled, gain = 1 to 4, T <sub>A</sub> = +25°C | TW | ±0.015% | N. OM. | | | GL | Gaill entit | Gain = 1 to 128, T <sub>A</sub> = +25°C | -0.1% | ±0.015% | 0.1% | TW | | | Gain drift | PGA disabled, gain = 1 to 4 | 1.1 | 1 | COM | ppm/°C | | | Gaill drift | Gain = 1 to 128 <sup>(3)</sup> | M.TW | 1 | 4 | ppm/°C | | | | 50 Hz $\pm 3\%$ , DR = 20 SPS, external CLK, 50/60 bit = 10 | 105 | MM | 1007.CC | dB | | NMRR | Normal-mode rejection ratio <sup>(3)</sup> | 60 Hz ±3%, DR = 20 SPS, external CLK, 50/60 bit = 11 | 105 | W | N.100 X.C | dB | | | M. 100x.CO | 50 Hz or 60 Hz ±3%, DR = 20 SPS, external CLK, 50/60 bit = 01 | 90 | WV | W.100. | dB | | | | At dc and gain = 1 | 90 | 105 | NW.I | dB | | CMRR | Common-mode rejection ratio | f <sub>CM</sub> = 50 Hz, DR = 2000 SPS <sup>(3)</sup> | 95 | 115 | 100 | dB | | | WWW. | f <sub>CM</sub> = 60 Hz, DR = 2000 SPS <sup>(3)</sup> | 95 | 115 | 100 | dB | | PSRR | Power-supply rejection ratio | AVDD at dc, V <sub>CM</sub> = 0.5 AVDD, gain = 1 | 80 | 105 | WW. | dB | | FORK | rower-supply rejection ratio | DVDD at dc, $V_{CM} = 0.5$ AVDD, gain = 1 <sup>(3)</sup> | 100 | 115 | W.11 | dB | | INTERN | AL VOLTAGE REFERENCE | T.CO. TAN MM. | 100Y. | IN | WY TALL | 00x. | | | Initial accuracy | T <sub>A</sub> = +25°C | 2.045 | 2.048 | 2.051 | V. | | | Reference drift <sup>(3)</sup> | COM | V.Tu | 5 | 40 | ppm/°C | | | Long-term drift | 1000 hours | W 100 Y | 110 | VI -XIX | ppm | | VOLTA | GE REFERENCE INPUT | OOL.CO TW | TOOX | WILL | MAN. | 1100 | | $V_{REF}$ | Reference input range | $V_{REF} = V_{REFPx} - V_{REFNx}$ | 0.75 | 2.5 | AVDD | V | | | Negative reference absolute input | REFNx to AVSS | AVSS - 0.1 | OW.I | V <sub>REFPx</sub> - 0.75 | V | | | Positive reference absolute input | REFPx to AVSS | V <sub>REFNx</sub> + 0.75 | WIL | AVDD + 0.1 | V | | - | Reference input current | REFN0 = AVSS, REFP0 = V <sub>REF</sub> | ATTIN WO. | ±10 | | nA | <sup>(1)</sup> PGA disabled means the low-noise PGA is powered down and bypassed. Gains of 1, 2, and 4 are still possible in this case. See the Bypassing the PGA section for more information. Copyright © 2013–2014, Texas Instruments Incorporated <sup>(2)</sup> Limited to [(AVDD – AVSS) – 0.4 V] / gain, when the PGA is enabled. <sup>(3)</sup> Minimum and maximum values are ensured by design and characterization data. # **Electrical Characteristics (continued)** Minimum and maximum specifications are at $T_A = -40^{\circ}\text{C}$ to +125°C. Typical specifications are at $T_A = +25^{\circ}\text{C}$ . All specifications are at AVDD = 3.3 V, AVSS = 0 V, DVDD = 3.3 V, PGA enabled, DR = 20 SPS, and external $V_{REF} = 2.5 \text{ V}$ , unless otherwise noted. (1) | U P | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|-------------------------------|---------------------------------|-----------------|------------------|------------|--------| | EXCITA | TION CURRENT SOURCES (IDACS | ON CONTRACTOR WAY | Con | TW | | | | | Current settings | COM | 50, 100, 2 | 50, 500, 1000, 1 | 500 | μA | | | Compliance voltage | All current settings | 1 100 1. CON | ULV | AVDD - 0.9 | V | | 1.CO | Accuracy | All current settings, each IDAC | -6% | ±1% | 6% | | | -1 C( | Current match | Between IDACs | MAN. TO ST. CO. | ±0.3% | | | | N.O | Temperature drift | Each IDAC | N.100 - C | 50 | | ppm/°C | | nY.C | Temperature drift matching | Between IDACs | 1007.0 | 10 | | ppm/°C | | CLOCK | SOURCES | W. COM | WWW. | WIT | | | | 100 1. | Internal oscillator accuracy | Normal mode | -2% | ±1% | 2% | | | | External clock | Frequency range | 0.5 | 4.096 | 4.5 | MHz | | .10 | External clock | Duty cycle | 40% | TIME | 60% | | | ГЕМРЕ | RATURE SENSOR | | | | | | | xxi 10 | Townset ve agency receiving | Conversion resolution | 10. Tal. | (14) | - 1 | Bits | | | Temperature sensor resolution | Temperature resolution | 1111 | 0.03125 | TW | °C | | MW. | COMM | $T_A = 0$ °C to +75°C | MAIN | ±0.25 | WT | °C | | | Temperature sensor accuracy | $T_A = -40$ °C to +125°C | WW. | ±0.5 | VI. | °C | | AAA. | 1100Y. | vs analog supply voltage | NV - | 0.0625 | 0.25 | °C/V | | _ow-si | DE POWER SWITCH | WWW.100Y.CO.T.TV | MM | 1100 Y.C | MIN | | | Ron | On resistance | MW. TO COM | | 3.5 | Oh- TW | Ω | | 1111 | Current through switch | W.100 COM.1 | -1 | W.100 | 30 | mA | | DIGITAL | INPUT/OUTPUT | WW. 71100Y. | In M. | 100 x. | T.MO | | | V <sub>IH</sub> | High-level input voltage | MAN. JOA. CO. | 0.7 DVDD | 1007 | DVDD | V | | / <sub>IL</sub> | Low-level input voltage | TWW.In TCOM | DGND | WW. | 0.3 DVDD | V | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = 3 mA | 0.8 DVDD | - TW.100 | COM | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 3 mA | WILL | M M. 10 | 0.2 DVDD | V | | н | Input leakage, high | V <sub>IH</sub> = 5.5 V | -10 | WWW. | 10 | μA | | L | Input leakage, low | V <sub>IL</sub> = DGND | -10 | | 10 | μA | Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated 100Y.COM.TW # **Electrical Characteristics (continued)** Minimum and maximum specifications are at $T_A = -40^{\circ}\text{C}$ to +125°C. Typical specifications are at $T_A = +25^{\circ}\text{C}$ . All specifications are at AVDD = 3.3 V, AVSS = 0 V, DVDD = 3.3 V, PGA enabled, DR = 20 SPS, and external V<sub>RFF</sub> = 2.5 V, unless otherwise noted. (1) | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-------------------------------|---------------------|-------------------------------|--------------|---------|-------------|------| | POWER | -SUPPLY REQUIREM | ENTS | ON COMPANY | ON.CO | W | <u> </u> | | | | C.L.A. | Digital | DVDD to DGND | 2.3 | | 5.5 | V | | $V_{DD}$ | DD Supply voltage | Analog,<br>unipolar | AVDD to AVSS, AVSS = DGND | 2.3 | TAN TAN | 5.5 | V | | 100 | MIT | Analog, | AVDD to DGND | 2.3 | 1.1 | 2.75 | V | | M.C. | TW | bipolar | AVSS to DGND | -2.75 | MILW | -2.3 | V | | as C | OM | | Power-down mode | MAN. TOUX CO | 0.1 | 3 | μΑ | | | COMITY | | Duty-cycle mode, PGA disabled | TWW. To an C | 65 | | μΑ | | | | MAN | Normal mode, PGA disabled | 1.1001. | 240 | | μΑ | | | | I <sub>AVDD</sub> | Normal mode, gain = 1 to 16 | MM, 100X. | 340 | 490 | μA | | | | | Normal mode, gain = 32 | WWW. | 425 | Ī | μA | | lcc | Supply current <sup>(4)</sup> | | Normal mode, gain = 64, 128 | M.Ino | 510 | <b>~</b> 1 | μA | | | | 1 | Turbo mode, gain = 1 to 16 | 100 | 540 | // | μA | | | | TY | Power-down mode | MM | 0.3 | 5 | μA | | | | | Duty-cycle mode | TWW.Io | 55 | -CXX | μΑ | | | | I <sub>DVDD</sub> | Normal mode | W.1 | 75 | 110 | μΑ | | | | W | Turbo mode | | 95 | N.T.W | μΑ | | -TVV | N. Inda COM | | Duty-cycle mode, PGA disabled | MWW | 0.4 | WT | mW | | $P_D$ | Power dissipation (4) | | Normal mode, gain = 1 to 16 | VIVI | 1.4 | Mr. | mW | | | | | Turbo mode, gain = 1 to 16 | N. | 2.1 | $o_{M,I,I}$ | mW | | TEMPER | RATURE RANGE | W | MAN OUN CO. | N WW | 100Y.C | WILLE | | | T <sub>STG</sub> | Storage temperature | OW. T. | COM. | -60 | W. T | +150 | °C | | T <sub>A</sub> | Specified ambient ter | mperature | M. 100 1. COM. | -40 | | +125 | °C | Internal voltage reference selected, internal oscillator enabled, both IDACs turned off. WWW.100Y.COM. Submit Documentation Feedback 100Y.COM.TW # **SPI Timing Characteristics** Figure 1. Serial Interface Timing # SPI Timing Characteristics<sup>(1)</sup> | 100 | SPI Timing Characteristics <sup>(1)</sup> | N.100Y. | M.TW | | |--------------------|-------------------------------------------------------|---------|----------|-----| | | PARAMETER | MIN | MAX | UNI | | t <sub>CSSC</sub> | CS low to first SCLK high: setup time | 50 | TW | ns | | t <sub>SCCS</sub> | Final SCLK falling edge to CS high | 25 | COMP | ns | | t <sub>DIST</sub> | DIN setup time | 50 | COM. | ns | | t <sub>DIHD</sub> | DIN hold time | 25 | T.MON.T | ns | | t <sub>DOPD</sub> | SCLK rising edge to new data valid: propagation delay | 0 | 50 | ns | | t <sub>SCLK</sub> | SCLK period <sup>(2)</sup> | 150 | ON.COM | ns | | t <sub>SPWH</sub> | SCLK pulse width: high <sup>(2)</sup> | 60 | COM | ns | | t <sub>SPWL</sub> | SCLK pulse width: low <sup>(2)</sup> | 60 | TOO Y | ns | | t <sub>CSDOZ</sub> | CS high to DOUT high impedance: propagation delay | MM | 50 | ns | | t <sub>CSDOD</sub> | CS low to DOUT driven: propagation delay | MMA | 50 | ns | | t <sub>CSH</sub> | CS high pulse width | 50 | N. T. CC | ns | - At $T_A = -40^{\circ}\text{C}$ to +125°C, DVDD = 2.3 V to 5.5 V, and DOUT load = 20 pF || 10 k $\Omega$ to DGND, unless otherwise noted. - If a complete command is not sent within 13955 $\cdot$ t<sub>MOD</sub> (normal mode, duty-cycle mode) or 27910 $\cdot$ t<sub>MOD</sub> (turbo mode), the serial triangle of triangle of the serial t interface resets and the next SCLK pulse starts a new communication cycle. t<sub>MOD</sub> = 1 / f<sub>MOD</sub>. Modulator frequency (f<sub>MOD</sub>) is 256 kHz in normal and duty-cycle mode and 512 kHz in turbo mode, when using the WWW.100Y.COM.T internal oscillator or an external 4.096-MHz clock. # **PIN CONFIGURATIONS** Pin Descriptions (QFN Package) | NAME | PIN NO. | ANALOG OR DIGITAL INPUT/OUTPUT | DESCRIPTION | | | | |------------|----------|--------------------------------|-----------------------------------------------------------------------------|--|--|--| | CLK | W.100 2. | Digital input | External clock source pin; connect to DGND if not used | | | | | DGND | 2 00 1 | Digital | Digital ground | | | | | AVSS | 3 | Analog | Negative analog power supply | | | | | AIN3/REFN1 | 4 | Analog input | Differential or single-ended input; negative reference input <sup>(1)</sup> | | | | | AIN2 | 5 | Analog input | Differential or single-ended input <sup>(1)</sup> | | | | | REFN0 | 6 | Analog input | Negative reference input | | | | | REFP0 | 7 | Analog input | Positive reference input | | | | | AIN1 | 8 | Analog input | Differential or single-ended input <sup>(1)</sup> | | | | | AIN0/REFP1 | 9 | Analog input | Differential or single-ended input; positive reference input <sup>(1)</sup> | | | | | AVDD | 10 | Analog | Positive analog power supply | | | | | DVDD | 11 | Digital | Positive digital power supply | | | | | DRDY | 12 | Digital output | Data ready; active low | | | | | DOUT/DRDY | 13 | Digital output | Serial data output combined with data ready; active low | | | | | DIN | 14 | Digital input | Serial data input | | | | | SCLK | 15 | Digital input | Serial clock input | | | | | CS | 16 | Digital input | Chip select; active low | | | | | Therma | l pad | MM =1.CO | Thermal power pad. Do not connect or only connect to AVSS. | | | | ## Pin Descriptions (TSSOP Package) | 001 | .Co | Pin Descr | iptions (TSSOP Package) | |------------|---------|--------------------------------|-----------------------------------------------------------------------------| | NAME | PIN NO. | ANALOG OR DIGITAL INPUT/OUTPUT | DESCRIPTION | | SCLK | C1 | Digital input | Serial clock input | | CS | 2 | Digital input | Chip select; active low | | CLK | 3 | Digital input | External clock source pin; connect to DGND if not used | | DGND | 4 | Digital | Digital ground | | AVSS | 5 | Analog | Negative analog power supply | | AIN3/REFN1 | 6 | Analog input | Differential or single-ended input; negative reference input <sup>(1)</sup> | | AIN2 | 7 | Analog input | Differential or single-ended input <sup>(1)</sup> | | REFN0 | 8 | Analog input | Negative reference input | | REFP0 | 9 | Analog input | Positive reference input | | AIN1 | 10 | Analog input | Differential or single-ended input <sup>(1)</sup> | | AIN0/REFP1 | 11 | Analog input | Differential or single-ended input; positive reference input <sup>(1)</sup> | | AVDD | 12 | Analog | Positive analog power supply | | DVDD | 13 | Digital | Positive digital power supply | | DRDY | 14 | Digital output | Data ready; active low | | DOUT/DRDY | 15 | Digital output | Serial data output combined with data ready; active low | | DIN | 16 | Digital input | Serial data input | # **Typical Characteristics** Figure 2. Input-Referred Offset Voltage vs Temperature (AVDD = 3.3 V) Figure 3. Input-Referred Offset Voltage vs Temperature (AVDD = 5.0 V) Figure 4. Gain Error vs Temperature (AVDD = 3.3 V) Figure 5. Gain Error vs Temperature (AVDD = 5.0 V) Figure 6. Integral Nonlinearity vs Differential Input Signal (AVDD = 3.3 V, External Reference) Figure 7. Integral Nonlinearity vs Differential Input Signal (AVDD = 5.0 V, External Reference) At $T_A = +25$ °C, AVDD = 3.3 V, AVSS = 0 V, and PGA enabled using external $V_{REF} = 2.5$ V, unless otherwise noted. Figure 8. Integral Nonlinearity vs Differential Input Signal (AVDD = 3.3 V, Internal Reference) Figure 9. Integral Nonlinearity vs Differential Input Signal (AVDD = 5.0 V, Internal Reference) Figure 10. Internal Reference Voltage Histogram Figure 11. Internal Reference Voltage vs Temperature Figure 12. Internal Oscillator Accuracy vs Temperature Figure 13. AVDD Power-Supply Rejection Ratio vs Frequency Figure 14. Absolute Input Current vs Absolute Input Voltage (PGA Enabled, T<sub>A</sub> = -40°C) Figure 15. Absolute Input Current vs Absolute Input Voltage (PGA Enabled, T<sub>A</sub> = +25°C) Figure 16. Absolute Input Current vs Absolute Input Voltage (PGA Enabled, T<sub>A</sub> = +85°C) Figure 17. Absolute Input Current vs Absolute Input Voltage (PGA Enabled, T<sub>A</sub> = +125°C) Figure 19. Differential Input Current vs Differential Input Voltage (PGA Enabled, AIN<sub>P</sub> = AIN3, AIN<sub>N</sub> = AIN2) Figure 20. Absolute Input Current vs Absolute Input Voltage (PGA Disabled, T<sub>A</sub> = -40°C) Figure 21. Absolute Input Current vs Absolute Input Voltage (PGA Disabled, T<sub>A</sub> = +25°C) Figure 22. Absolute Input Current vs Absolute Input Voltage (PGA Disabled, T<sub>A</sub> = +85°C) Figure 23. Absolute Input Current vs Absolute Input Voltage (PGA Disabled, T<sub>A</sub> = +125°C) Figure 25. Differential Input Current vs Differential Input Voltage (PGA Disabled, AIN<sub>P</sub> = AIN3, AIN<sub>N</sub> = AIN2) Figure 26. IDAC Accuracy vs Compliance Voltage Figure 28. IDAC Matching vs Temperature Figure 27. IDAC Accuracy vs Temperature Figure 29. I<sub>AVDD</sub> vs Temperature (Normal Mode) Figure 31. I<sub>AVDD</sub> vs Temperature (Duty-Cycle Mode) Figure 33. I<sub>DVDD</sub> vs DVDD Figure 34. I<sub>DVDD</sub> vs Temperature Figure 35. Internal Temperature Sensor Accuracy vs Temperature Figure 36. Low-Side Power Switch Ron vs Temperature #### **Noise Performance** Delta-sigma $(\Delta\Sigma)$ analog-to-digital converters (ADCs) are based on the principle of oversampling. The input signal of a $\Delta\Sigma$ ADC is sampled at a high frequency (modulator frequency) and subsequently filtered and decimated in the digital domain to yield a conversion result at the respective output data rate. The ratio between modulator frequency and output data rate is called *oversampling ratio*, OSR. By increasing the OSR, and thus reducing the output data rate, the noise performance of the ADC can be optimized. In other words, the input-referred noise drops when reducing the output data rate because more samples of the internal modulator are averaged to yield one conversion result. Increasing the gain also reduces the input-referred noise, which is particularly useful when measuring low-level signals. Table 1 to Table 4 summarize the device noise performance. Data are representative of typical noise performance at $T_A = +25\,^{\circ}\text{C}$ using the internal 2.048-V reference. Data shown are the result of averaging readings from a single device over a time period of approximately 0.75 seconds and are measured with the inputs internally shorted together. Table 1 and Table 3 list the input-referred noise in units of $\mu V_{RMS}$ for the conditions shown. Note that $\mu V_{PP}$ values are shown in parenthesis. Table 2 and Table 4 list the corresponding data in effective number of bits (ENOB) calculated from $\mu V_{RMS}$ values using Equation 1. Note that noise-free bits calculated from peak-to-peak noise values are shown in parenthesis. The input-referred noise (Table 1 and Table 3) only changes marginally when using an external low-noise reference, such as the REF5020. To calculate ENOB numbers and noise-free bits when using a reference voltage other than 2.048 V, use Equation 1 to Equation 3: ENOB = $$\ln (Full-Scale Range / V_{RMS-Noise}) / \ln(2)$$ (1) Noise-Free Bits = $$\ln (Full-Scale Range / V_{PP-Noise}) / \ln(2)$$ (2) Full-Scale Range = $$2 \cdot V_{REF}$$ / Gain (3) # Table 1. Noise in $\mu V_{RMS}$ ( $\mu V_{PP}$ ) at AVDD = 3.3 V, AVSS = 0 V, and Internal Reference = 2.048 V | DATA | | | | | | 100,1. | 1.1 | | |---------------|----------------|----------------|---------------|--------------|--------------|--------------|-------------|-------------| | RATE<br>(SPS) | 1007. | 2 | 4 | 108 | 16 | 32 | 64 | 128 | | 20 | 62.50 (62.50) | 31.25 (31.25) | 15.63 (15.63) | 7.81 (7.81) | 3.91 (3.91) | 1.95 (1.95) | 0.98 (0.98) | 0.49 (0.49) | | 45 | 62.50 (62.50) | 31.25 (31.25) | 15.63 (15.63) | 7.81 (7.81) | 3.91 (3.91) | 1.95 (1.95) | 0.98 (0.98) | 0.49 (0.51) | | 90 | 62.50 (62.50) | 31.25 (31.25) | 15.63 (15.63) | 7.81 (7.81) | 3.91 (3.91) | 1.95 (2.14) | 0.98 (1.22) | 0.49 (0.85) | | 175 | 62.50 (63.72) | 31.25 (34.06) | 15.63 (17.76) | 7.81 (11.20) | 3.91 (5.13) | 1.95 (3.09) | 0.98 (2.14) | 0.49 (1.60) | | 330 | 62.50 (106.93) | 31.25 (50.78) | 15.63 (26.25) | 7.81 (14.13) | 3.91 (7.52) | 1.95 (4.66) | 0.98 (2.69) | 0.49 (1.99) | | 600 | 62.50 (151.61) | 31.25 (72.27) | 15.63 (39.43) | 7.81 (19.26) | 3.91 (12.77) | 1.95 (6.87) | 0.98 (4.76) | 0.55 (3.34) | | 1000 | 62.50 (227.29) | 31.25 (122.68) | 15.63 (58.53) | 7.81 (31.52) | 3.91 (18.08) | 1.95 (10.71) | 1.03 (6.52) | 0.70 (4.01) | | 2000 | 62.50 (265.14) | 31.25 (127.32) | 15.63 (65.43) | 7.81 (37.02) | 3.91 (18.89) | 1.95 (12.00) | 1.13 (7.60) | 0.82 (5.81) | # Table 2. ENOB from RMS Noise (Peak-to-Peak Noise) at AVDD = 3.3 V, AVSS = 0 V, and Internal Reference = 2.048 V | DATA | GAIN (PGA ENABLED) | | | | | | | | | | |---------------|--------------------|------------|------------|------------|------------|------------|---------------|---------------|--|--| | RATE<br>(SPS) | 1 | 2001 | 4 | 8 | 16 | 32 | 64 | 128 | | | | 20 | 16 (16) | 16 (16) | 16 (16) | 16 (16) | 16 (16) | 16 (16) | 16 (16) | 16 (16) | | | | 45 | 16 (16) | 16 (16) | 16 (16) | 16 (16) | 16 (16) | 16 (16) | 16 (16) | 16 (15.49) | | | | 90 | 16 (16) | 16 (16) | 16 (16) | 16 (16) | 16 (16) | 16 (15.87) | 16 (15.67) | 16 (15.20) | | | | 175 | 16 (15.97) | 16 (15.88) | 16 (15.82) | 16 (15.48) | 16 (15.61) | 16 (15.34) | 16 (14.87) | 16 (14.29) | | | | 330 | 16 (15.23) | 16 (15.30) | 16 (15.25) | 16 (15.15) | 16 (15.05) | 16 (14.74) | 16 (14.54) | 16 (13.97) | | | | 600 | 16 (14.72) | 16 (14.79) | 16 (14.66) | 16 (14.70) | 16 (14.29) | 16 (14.18) | 16 (13.72) | 15.83 (13.23) | | | | 1000 | 16 (14.14) | 16 (14.03) | 16 (14.09) | 16 (13.99) | 16 (13.79) | 16 (13.54) | 15.92 (13.26) | 15.49 (12.96) | | | | 2000 | 16 (13.92) | 16 (13.97) | 16 (13.93) | 16 (13.76) | 16 (13.73) | 16 (13.38) | 15.79 (13.04) | 15.25 (12.43) | | | # Table 3. Noise in $\mu V_{RMS}$ ( $\mu V_{PP}$ ) with PGA Disabled at AVDD = 3.3 V, AVSS = 0 V, and Internal Reference = 2.048 V | DATA RATE | GAIN (PGA DISABLED) | | | | | |-----------|---------------------|----------------|---------------|--|--| | (SPS) | 1 100 1 1 NI. TW | 1 2 COM. | 4 | | | | 20 | 62.50 (62.50) | 31.25 (31.25) | 15.63 (15.63) | | | | 45 | 62.50 (62.50) | 31.25 (31.25) | 15.63 (15.63) | | | | 90 | 62.50 (62.50) | 31.25 (31.25) | 15.63 (15.63) | | | | 175 | 62.50 (65.92) | 31.25 (35.40) | 15.63 (18.92) | | | | 330 | 62.50 (94.24) | 31.25 (50.17) | 15.63 (28.75) | | | | 600 | 62.50 (138.67) | 31.25 (78.13) | 15.63 (39.79) | | | | 1000 | 62.50 (260.50) | 31.25 (120.97) | 15.63 (63.72) | | | | 2000 | 62.50 (250.98) | 31.25 (131.35) | 15.63 (68.18) | | | # Table 4. ENOB from RMS Noise (Peak-to-Peak Noise) with PGA Disabled at AVDD = 3.3 V, AVSS = 0 V, and Internal Reference = 2.048 V | DATA RATE | GAIN (PGA DISABLED) | | | |-----------|---------------------|------------|------------| | (SPS) | 1 1 N. 100 1. | 2 | COM. 1 | | 20 | 16 (16) | 16 (16) | 16 (16) | | 45 | 16 (16) | 16 (16) | 16 (16) | | 90 | 16 (16) | 16 (16) | 16 (16) | | 175 | 16 (15.92) | 16 (15.82) | 16 (15.72) | | 330 | 16 (15.41) | 16 (15.32) | 16 (15.12) | | 600 | 16 (14.85) | 16 (14.68) | 16 (14.65) | | 1000 | 16 (13.94) | 16 (14.05) | 16 (13.97) | | 2000 | 16 (13.99) | 16 (13.93) | 16 (13.87) | | | | | | #### Overview The ADS1120 is a small, low-power, 16-bit, $\Delta\Sigma$ ADC that offers many integrated features that reduce system cost and component count in applications measuring small sensor signals. In addition to the $\Delta\Sigma$ ADC core and single-cycle settling digital filter, the device offers a low-noise, high input impedance, programmable gain amplifier (PGA), an internal voltage reference, and a clock oscillator. The device also integrates a highly linear and accurate temperature sensor as well as two matched programmable current sources (IDACs) for sensor excitation. All of these features are intended to reduce the required external circuitry in typical sensor applications and improve overall system performance. An additional low-side power switch eases the design of low-power bridge sensor applications. The device is fully configured through four registers and controlled by six commands through a mode 1 SPI-compatible interface. Figure 37 shows the device functional block diagram. Figure 37. Functional Block Diagram The ADS1120 ADC measures a differential signal, $V_{IN}$ , which is the difference in voltage between nodes $AIN_P$ and $AIN_N$ . The converter core consists of a differential, switched-capacitor, $\Delta\Sigma$ modulator followed by a digital filter. The digital filter receives a high-speed bitstream from the modulator and outputs a code proportional to the input voltage. This architecture results in a very strong attenuation in any common-mode signal. The device has two available conversion modes: single-shot and continuous conversion mode. In single-shot mode, the ADC performs one conversion of the input signal upon request and stores the value in an internal data buffer. The device then enters a low-power state to save power. Single-shot mode is intended to provide significant power savings in systems that require only periodic conversions, or when there are long idle periods between conversions. In continuous conversion mode, the ADC automatically begins a conversion of the input signal as soon as the previous conversion is completed. New data are available at the programmed data rate. Data can be read at any time without concern of data corruption and always reflect the most recently completed conversion. #### Multiplexer The device contains a very flexible input multiplexer, as shown in Figure 38. Either four single-ended signals, two differential signals, or a combination of two single-ended signals and one differential signal can be measured. The multiplexer is configured by four bits (MUX[3:0]) in the configuration register. When single-ended signals are measured, the negative ADC input (AIN<sub>N</sub>) is internally connected to AVSS by a switch within the multiplexer. For system-monitoring purposes, the analog supply (AVDD – AVSS) / 4 or the currently-selected external reference voltage ( $V_{REFPX} - V_{REFNX}$ ) / 4 can be selected as inputs to the ADC. The multiplexer also offers the possibility to route any of the two programmable current sources to any analog input (AINx) or to any dedicated reference pin (REFP0, REFN0). Figure 38. Analog Input Multiplexer Electrostatic discharge (ESD) diodes to AVDD and AVSS protect the inputs. To prevent the ESD diodes from turning on, the absolute voltage on any input must stay within the range of Equation 4: $$AVSS - 0.3 \text{ V} < V_{AINX} < AVDD + 0.3 \text{ V}$$ $$(4)$$ If the voltages on the input pins have any potential to violate these conditions, external Schottky clamp diodes or series resistors may be required to limit the input current to safe values (see the Absolute Maximum Ratings table). Overdriving an unused input on the device may affect conversions taking place on other input pins. If any overdrive on unused inputs is possible, TI recommends clamping the signal with external Schottky diodes. #### Low-Noise PGA The device features a low-noise, low-drift, high input impedance, programmable gain amplifier (PGA). The PGA can be set to gains of 1, 2, 4, 8, 16, 32, 64, or 128. Three bits (GAIN[2:0]) in the configuration register are used to configure the gain. A simplified diagram of the PGA is shown in Figure 39. The PGA consists of two chopper-stabilized amplifiers (A1 and A2) and a resistor feedback network that sets the PGA gain. The PGA input is equipped with an electromagnetic interference (EMI) filter. Figure 39. Simplified PGA Diagram $V_{IN}$ denotes the differential input voltage $V_{IN} = (V_{AINP} - V_{AINN})$ . The gain of the PGA can be calculated with Equation 5: $$Gain = 1 + 2 \cdot R_F / R_G$$ (5) Gain is changed inside the device by switching in and out different values of $R_G$ . The differential full-scale (FS) input voltage range of the PGA is defined by the gain setting and the reference voltage used, as shown in Equation 6: $$FS = \pm V_{REF} / Gain$$ (6 Table 5 shows the corresponding full-scale ranges when using an internal 2.048-V reference. Table 5. PGA Full-Scale Range | GAIN SETTING | FS TW | |--------------|----------| | CON-1 | ±2.048 V | | 2 | ±1.024 V | | 4.1 | ±0.512 V | | 8 | ±0.256 V | | C 16 | ±0.128 V | | 32 | ±0.064 V | | 64 | ±0.032 V | | 128 | ±0.016 V | Copyright © 2013–2014, Texas Instruments Incorporated To stay within the linear operating range of the PGA, the input signals must meet certain requirements that are discussed in this section. The outputs of both amplifiers (A1 and A2) in Figure 39 can not swing closer to the supplies (AVSS and AVDD) than 200 mV. If the outputs $OUT_P$ and $OUT_N$ are driven closer to the analog supply rails than 200 mV, the amplifiers saturate and consequently become nonlinear. This condition means that the output voltages must meet Equation 7: $$AVSS + 0.2 V \le V_{OUTN}, V_{OUTP} \le AVDD - 0.2 V$$ (7) To derive the equation for the voltages at the outputs ( $OUT_P$ and $OUT_N$ ), splitting Figure 39 horizontally in the middle is a convenient method. This split can be accomplished because the PGA is a symmetrical design. Accordingly, the gain setting resistor ( $R_G$ ) must be divided by two and all voltages at the horizontal cutting points must be referenced to the common-mode voltage ( $V_{CM}$ ), as shown in Figure 40. $$V_{CM} = \frac{V_{AINP} + V_{AINN}}{2} = \frac{V_{OUTP} + V_{OUTN}}{2}$$ $$AIN_{P} \bigcirc V_{2} V_{IN}$$ $$= V_{CM}$$ $$V_{CM} \longrightarrow V_{CM}$$ $$V_{CM} \longrightarrow V_{CM}$$ $$(8)$$ Figure 40. Positive Input Path of the PGA Referenced to V<sub>CM</sub> The voltages at the PGA inputs (AIN<sub>P</sub> and AIN<sub>N</sub>) can be expressed as Equation 9 and Equation 10: $$V_{AINP} = V_{CM} + \frac{1}{2} V_{IN}$$ (9) $$V_{AINN} = V_{CM} - \frac{1}{2} V_{IN}$$ (10) The output voltages ( $V_{OUTP}$ and $V_{OUTN}$ ) can then be calculated as Equation 11 and Equation 12: $$V_{\text{OUTP}} = \left(1 + 2 \frac{R_F}{R_G}\right) \cdot V_{\text{AINP}} - \left(2 \frac{R_F}{R_G}\right) \cdot V_{\text{CM}} = \text{Gain} \cdot V_{\text{AINP}} - (\text{Gain} - 1) \cdot V_{\text{CM}} = \text{Gain} \cdot \left(V_{\text{CM}} + \frac{1}{2} V_{\text{IN}}\right) - (\text{Gain} - 1) \cdot V_{\text{CM}} = \frac{1}{2} V_{\text{IN}} + V_{\text{I$$ $$V_{OUTP} = V_{CM} + \frac{1}{2} Gain \cdot V_{IN}$$ (11) $$V_{\text{OUTN}} = \left(1 + 2 \cdot \frac{R_{\text{F}}}{R_{\text{G}}}\right) \cdot V_{\text{AINN}} - \left(2 \cdot \frac{R_{\text{F}}}{R_{\text{G}}}\right) \cdot V_{\text{CM}} = \text{Gain} \cdot V_{\text{AINN}} - (\text{Gain} - 1) \cdot V_{\text{CM}} = \text{Gain} \cdot \left(V_{\text{CM}} + \frac{1}{2} \cdot V_{\text{IN}}\right) - (\text{Gain} - 1) \cdot V_{\text{CM}} = \frac{1}{2} \cdot V_{\text{CM}} + \frac{1}{2} \cdot V_{\text{IN}} \frac{1}$$ $$V_{OUTN} = V_{CM} - \frac{1}{2} Gain \cdot V_{IN}$$ (12) The requirements for the output voltages of amplifiers A1 and A2 (Equation 7) can also be translated into requirements for the input common-mode voltage range using Equation 11 and Equation 12, which are given in Equation 13 and Equation 14: $$V_{\text{CM (MIN)}} \ge \text{AVSS} + 0.2 \text{ V} + \frac{1}{2} \text{ Gain} \cdot V_{\text{IN (MAX)}}$$ $$\tag{13}$$ $$V_{\text{CM (MAX)}} \le \text{AVDD} - 0.2 \text{ V} - \frac{1}{2} \text{ Gain} \cdot V_{\text{IN (MAX)}} \tag{14}$$ In order to calculate the minimum and maximum common-mode voltage limits, the maximum differential input voltage (V<sub>IN (MAX)</sub>) that occurs in the application must be used, which is not necessarily the possible FS range. The minimum $V_{CM}$ must also meet Equation 15 because of the specific design implementation of the PGA. $$V_{CM (MIN)} \ge AVSS + \frac{1}{4} (AVDD - AVSS)$$ (15) #### NOTE Common-mode voltage requirements are: V<sub>CM (MIN)</sub> ≥ AVSS + 1/4 (AVDD - AVSS) $V_{CM (MIN)} \ge AVSS + 0.2 V + \frac{1}{2} Gain \cdot V_{IN (MAX)}$ $V_{CM (MAX)} \leq AVDD - 0.2 V - \frac{1}{2} Gain \cdot V_{IN (MAX)}$ Figure 41 and Figure 42 show a graphical representation of the common-mode voltage limits for AVDD = 3.3 V and AVSS = 0 V, with gain = 1 and gain = 16, respectively. Figure 41. Common-Mode Voltage Limits (AVDD = 3.3 V, Gain = 1) Figure 42. Common-Mode Voltage Limits (AVDD = 3.3 V, Gain = 16) The following discussion explains how to apply Equation 13 through Equation 15 to a hypothetical application. The setup for this example is AVDD = 3.3 V, AVSS = 0 V, and gain = 16, using an external reference, $V_{REF} = 2.5 \text{ V}$ . The maximum possible differential input voltage $V_{IN} = (V_{AINP} - V_{AINN})$ that can be applied is then limited to the full-scale range of FS = ±2.5 V / 16 = ±0.156 V. Consequently, Equation 13 through Equation 15 yield an allowed V<sub>CM</sub> range of 1.45 V ≤ V<sub>CM</sub> ≤ 1.85 V. If the sensor signal connected to the inputs in this hypothetical application does not make use of the entire fullscale range but is limited to $V_{IN\ (MAX)} = \pm 0.1\ V$ , for example, then this reduced input signal amplitude relaxes the $V_{CM}$ restriction to 1.0 V $\leq$ $V_{CM} \leq$ 2.3 V. In the case of a fully-differential sensor signal, each input (AIN<sub>P</sub>, AIN<sub>N</sub>) can swing up to ±50 mV around the common-mode voltage (V<sub>AINP</sub> + V<sub>AINN</sub>) / 2, which must remain between the limits of 1.0 V and 2.3 V. The output of a symmetrical wheatstone bridge is an example of a fully-differential signal. Copyright © 2013-2014, Texas Instruments Incorporated In contrast, the signal of an RTD is of a pseudo-differential nature (if implemented as shown in the *RTD Measurement* section), where the negative input is held at a constant voltage other than 0 V and only the voltage on the positive input changes. When a pseudo-differential signal must be measured, the negative input in this example must be biased at a voltage between 0.95 V and 2.25 V. The positive input can then swing up to $V_{IN~(MAX)} = 100~\text{mV}$ above the negative input. Note that in this case the common-mode voltage changes at the same time the voltage on the positive input changes. That is, while the input signal swings between 0 V $\leq$ V $_{IN~(MAX)}$ , the common-mode voltage swings between $V_{AINN} \leq V_{CM} \leq V_{AINN} + \frac{1}{2} V_{IN~(MAX)}$ . Satisfying the common-mode voltage requirements for the maximum input voltage $V_{IN~(MAX)}$ ensures the requirements are met throughout the entire signal range. Figure 43 and Figure 44 illustrate examples of both fully-differential and pseudo-differential signals, respectively. # Bypassing the PGA At gains of 1, 2, and 4, the device can be configured to disable and bypass the low-noise PGA. Disabling the PGA lowers the overall power consumption and also removes the restrictions of Equation 13 through Equation 15 for the common-mode input voltage range, $V_{CM}$ . The usable absolute and common-mode input voltage range is (AVSS – 0.1 V $\leq$ V<sub>AINx</sub>, V<sub>CM</sub> $\leq$ AVDD + 0.1 V) when the PGA is disabled. In order to measure single-ended signals that are referenced to AVSS (AIN<sub>P</sub> = V<sub>IN</sub>, AIN<sub>N</sub> = AVSS), the PGA must be bypassed. When the PGA is disabled by setting the PGA\_BYPASS bit in the configuration register, the device uses a buffered switched-capacitor stage to obtain gains 1, 2, and 4. An internal buffer in front of the switched-capacitor stage ensures that the effect on the input loading resulting from the capacitors charging and discharging is minimal. Refer to Figure 20 to Figure 25 for the typical values of absolute input currents (current flowing into or out of each input) and differential input currents (difference in absolute current between positive and negative input) when the PGA is disabled. For signal sources with high output impedance, external buffering may still be necessary. Note that active buffers introduce noise and also introduce offset and gain errors. All of these factors should be considered in high-accuracy applications. 22 #### Modulator A $\Delta\Sigma$ modulator is used in the ADS1120 to convert the analog input voltage into a pulse code modulated (PCM) data stream. The modulator runs at a modulator clock frequency of $f_{MOD} = f_{CLK}$ / 16 in normal and duty-cycle mode and $f_{MOD} = f_{CLK}$ / 8 in turbo mode, where $f_{CLK}$ is either provided by the internal oscillator or the external clock source. Table 6 shows the modulator frequency for each mode using either the internal oscillator or an external clock of 4.096 MHz. Table 6. Modulator Clock Frequency for Different Operating Modes using the Internal Oscillator | OPERATING MODE | f <sub>MOD</sub> | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | Duty-cycle mode | 256 kHz | | Normal mode | 256 kHz | | Turbo mode | 512 kHz | | The second secon | | # **Digital Filter** The device uses a linear-phase finite impulse response (FIR) digital filter that performs both filtering and decimation of the digital data stream coming from the modulator. The digital filter is automatically adjusted for the different data rates and always settles within a single cycle. Only at data rates of 5 SPS and 20 SPS can the filter be configured to reject 50-Hz or 60-Hz line frequencies or to simultaneously reject 50 Hz and 60 Hz. Two bits (50/60[1:0]) in the configuration register are used to configure the filter accordingly. The frequency responses of the digital filter are shown in Figure 45 to Figure 58 for different output data rates using the internal oscillator or an external 4.096-MHz clock. Figure 45. Filter Response (Data Rate = 20 SPS, 50-Hz Rejection Only) Figure 47. Filter Response (Data Rate = 20 SPS, 60-Hz Rejection Only) Figure 46. Detailed View of Filter Response (Data Rate = 20 SPS, 50-Hz Rejection Only) Figure 48. Detailed View of Filter Response (Data Rate = 20 SPS, 60-Hz Rejection Only) Figure 49. Filter Response (Data Rate = 20 SPS, Simultaneous 50- and 60-Hz Rejection) Figure 50. Detailed View of Filter Response (Data Rate = 20 SPS, Simultaneous 50- and 60-Hz Rejection) Figure 51. Filter Response (Data Rate = 20 SPS, No 50- or 60-Hz Rejection) Figure 52. Filter Response (Data Rate = 45 SPS) Figure 53. Filter Response (Data Rate = 90 SPS) Figure 54. Filter Response (Data Rate = 175 SPS) Figure 55. Filter Response (Data Rate = 330 SPS) Figure 57. Filter Response (Data Rate = 1 kSPS) Figure 56. Filter Response (Data Rate = 600 SPS) Figure 58. Filter Response (Data Rate = 2 kSPS) #### NOTE The filter notches change proportional to the clock frequency if an external clock with a frequency other than 4.096 MHz is used. For example, a notch that appears at 20 Hz when using a 4.096-MHz clock appears at 10 Hz if a 2.048-MHz clock is used. #### **Output Data Rate** Table 7 shows the actual conversion times for each data rate setting. The values provided are in terms of t<sub>CLK</sub> cycles using an external clock with a clock frequency of f<sub>CLK</sub> = 4.096 MHz. The data rates scale proportionally in case an external clock with a frequency other than 4.096 MHz is used. Continuous conversion mode data rates are timed from one DRDY falling edge to the next DRDY falling edge. The first conversion starts 210 · t<sub>CLK</sub> (normal mode, duty-cycle mode) or 114 · t<sub>CLK</sub> (turbo mode) after the last SCLK falling edge of the START/SYNC command. Single-shot mode data rates are timed from the last SCLK falling edge of the START/SYNC command to the DRDY falling edge and rounded to the next t<sub>CLK</sub>. In case the internal oscillator is used, an additional oscillator wake-up time of up to 50 μs (normal mode, duty-cycle mode) or 25 μs (turbo mode) must be added in single-shot mode. The internal oscillator starts to power up at the first SCLK rising edge of the START/SYNC command. If an SCLK frequency higher than 160 kHz (normal mode, duty-cycle mode) or 320 kHz (turbo mode) is used, the oscillator may not be fully powered up at the end of the START/SYNC command. The ADC then waits until the internal oscillator is fully powered up before starting a conversion. Single-shot conversion times in duty-cycle mode are the same as in normal mode. See the Duty-Cycle Mode section for more details on duty-cycle mode operation. **Table 7. Conversion Times** | NOMINAL DATA RATE | -3-dB BANDWIDTH ACTUAL CONVERS | | ION TIME (t <sub>CLK</sub> ) | |-------------------|--------------------------------|----------------------------|------------------------------| | (SPS) | (Hz) | CONTINUOUS CONVERSION MODE | SINGLE-SHOT MODE | | Normal Mode | M MM | 100 Y. CO. TIN WWW. | 100Y. OM.TW | | 20 | 13.1 | 204768 | 204850 | | 45 | 20.0 | 91120 | 91218 | | 90 | 39.6 | 46128 | 46226 | | 175 | 77.8 | 23664 | 23762 | | 330 | 150.1 | 12464 | 12562 | | 600 | 279.0 | 6896 | 6994 | | 1000 | 483.8 | 4144 | 4242 | | Duty-Cycle Mode | MIN | 1,100x.COM.TV | TAN TON TO COM! I. | | 5 | 13.1 | 823120 | n/a | | 11.25 | 20.0 | 364560 | n/a | | 22.5 | 39.6 | 184592 | n/a CO | | 44 | 77.8 | 94736 | n/a | | 82.5 | 150.1 | 49936 | n/a | | 150 | 279.0 | 27664 | n/a | | 250 | 483.8 | 16656 | n/a | | Turbo Mode | 1700 COW:1. | MAN TOO COM. | TIMAN TO CO | | 40 | 26.2 | 102384 | 102434 | | 90 | 39.9 | 45560 | 45618 | | 180 | 79.2 | 23064 | 23122 | | 350 | 155.6 | 11832 | 11890 | | 660 | 300.3 | 6232 | 6290 | | 1200 | 558.1 | 3448 | 3506 | | 2000 | 967.6 | 2072 | 2130 | Note that even though the conversion time at the 20-SPS setting is not exactly 1 / 20 Hz = 50 ms, this discrepancy does not affect the 50-Hz or 60-Hz rejection. To achieve the specified 50-Hz and 60-Hz rejection, the external clock frequency must only be ensured to be exactly 4.096 MHz. W.100Y.COM.TW # **Aliasing** As with any sampled system, aliasing can occur if proper antialias filtering is not in place. Aliasing occurs when frequency components in the input signal that are higher than half the sampling frequency of the ADC (also known as the *Nyquist frequency*) are folded back and show up in the actual frequency band of interest below half the sampling frequency. Note that inside a $\Delta\Sigma$ ADC, the input signal is sampled at the modulator frequency $f_{MOD}$ and not at the output data rate. The filter response of the digital filter repeats at multiples of the sampling frequency ( $f_{MOD}$ ), as shown in Figure 59. Signals or noise up to a frequency where the filter response repeats are attenuated by the digital filter. Unless attenuated by an external analog filter, any frequency components present in the input signal around the modulator frequency or multiples thereof are not attenuated and thus alias back into the band of interest. Some signals are inherently bandlimited; for example, the output of a thermocouple has a limited rate of change. Nevertheless, these signals can contain noise and interference components at higher frequencies, which can fold back into the frequency band of interest. A simple RC filter is (in most cases) sufficient to reject these high-frequency components. When designing an input filter circuit, be sure to take into account the interaction between the filter network and the input impedance of the ADS1120. Figure 59. Effect of Aliasing #### **Voltage Reference** The device offers an integrated low-drift, 2.048-V reference. For applications that require a different reference voltage value or a ratiometric measurement approach, the device offers two differential reference inputs (REFP0, REFN0 and REFP1, REFN1). In addition, the analog supply (AVDD) can be used as a reference. The differential reference inputs allow freedom in the reference common-mode voltage. REFP0 and REFN0 are dedicated reference inputs whereas REFP1 and REFN1 are shared with inputs AIN0 and AIN3, respectively. The reference inputs are internally buffered to increase input impedance. Therefore, additional reference buffers are usually not required when using an external reference and the reference inputs do not load any external circuitry when used in ratiometric applications. The reference source is selected by two bits (VREF[1:0]) in the configuration register. By default, the internal reference is selected. The internal voltage reference requires less than 25 us to fully settle after power-up, when coming out of power-down mode or when switching from an external reference source to the internal reference. #### **Clock Source** The device system clock can either be provided by the internal low-drift oscillator or by an external clock source on the CLK input. Connect the CLK pin to DGND before power-up or reset to activate the internal oscillator. Connecting an external clock to the CLK pin at any time deactivates the internal oscillator after two rising edges on the CLK pin are detected. The device then operates on the external clock. After the ADS1120 switches to the external clock, the device cannot be switched back to the internal oscillator without cycling the power supplies or sending a RESET command. #### **Excitation Current Sources** The device provides two matched programmable excitation current sources (IDACs) for RTD applications. The output current of the current sources can be programmed to 50 μA, 100 μA, 250 μA, 500 μA, 1000 μA, or 1500 μA using the respective bits (IDAC[2:0]) in the configuration register. Each current source can be connected to any of the analog inputs (AINx) as well as to any of the dedicated reference inputs (REFP0 and REFN0). Both current sources can also be connected to the same pin. Routing of the IDACs is configured by bits (I1MUX[2:0], I2MUX[2:0]) in the configuration register. Care should be taken not to exceed the compliance voltage of the IDACs. In other words, the voltage on the pin where the IDAC is routed to should be limited to ≤ (AVDD - 0.9 V), otherwise the specified accuracy of the IDAC current is not met. For three-wire RTD applications, the matched current sources can be used to cancel errors caused by sensor lead resistance (see the RTD Measurement section for more details). The IDACs require up to 200 µs to start up after the IDAC current is programmed to the respective value using bits IDAC[2:0]. If configuration register 2 and 3 are not written during the same WREG command, TI recommends to first set the IDAC current to the respective value using bits IDAC[2:0] and thereafter select the routing for each IDAC (I1MUX[2:0], I2MUX[2:0]). In single-shot mode, the IDACs remain active between any two conversions if the IDAC[2:0] bits are set to a value other than 000. However, the IDACs are powered down whenever the POWERDOWN command is issued. ## Sensor Detection To help detect a possible sensor malfunction, the device provides internal 10-μA, burn-out current sources. When enabled by setting the respective bit (BCS) in the configuration register, one current sources current to the positive analog input (AIN<sub>D</sub>) currently selected and the other current source sinks current form the selected negative analog input (AIN<sub>N</sub>). In case of an open circuit in the sensor, these burn-out current sources pull the positive input towards AVDD and the negative input towards AVSS, resulting in a full-scale reading. A full-scale reading may also indicate that the sensor is overloaded or that the reference voltage is absent. A near-zero reading may indicate a shorted sensor. Note that the absolute value of the burn-out current sources typically varies by ±10% and the internal multiplexer adds a small series resistance. Therefore, distinguishing a shorted sensor condition from a normal reading can be difficult, especially if an RC filter is used at the inputs. In other words, even if the sensor is shorted, the voltage drop across the external filter resistance and the residual resistance of the multiplexer causes the output to read a value higher than zero. If a higher precision current source is required for sensor short detection, TI recommends using the excitation current sources (IDACs). Keep in mind that ADC readings of a functional sensor may be corrupted when the burn-out current sources are enabled. #### Low-Side Power Switch A low-side power switch with low on-resistance connected between the analog input AIN3/REFN1 and AVSS is integrated in the device as well. This power switch can be used to reduce system power consumption in bridge sensor applications by powering down the bridge circuit between conversions. When the respective bit (PSW) in the configuration register is set, the switch automatically closes when the START/SYNC command is sent and opens when the POWERDOWN command is issued. Note that the switch stays closed between conversions in single-shot mode in case the PSW bit is set to 1. The switch can be opened at any time by setting the PSW bit to 0. By default, the switch is always open. # **System Monitor** The device provides some means for monitoring the AVDD analog power supply and the external voltage reference. To select any monitoring voltages, the internal multiplexer (MUX[3:0]) must be configured accordingly in the configuration register. The device automatically bypasses the PGA and sets the gain to 1, irrespective of the configuration register settings while the monitoring feature is used. Note that the system monitor function only provides a coarse result and is not meant to be a precision measurement. When measuring the analog power supply (MUX[3:0] = 1101), the resulting conversion is approximately (AVDD – AVSS) / 4. The device uses the internal 2.048-V reference for the measurement regardless of what reference source is selected in the configuration register (VREF[1:0]). When monitoring one of the two possible external reference voltage sources (MUX[3:0] = 1100), the result is approximately ( $V_{REFPx} - V_{REFNx}$ ) / 4. REFPx and REFNx denote the external reference input pair selected in the configuration register (VREF[1:0]). The device automatically uses the internal reference for the measurement. ## **Offset Calibration** The internal multiplexer offers the option to short both PGA inputs $(AIN_P \text{ and } AIN_N)$ to mid-supply (AVDD + AVSS) / 2. This option can be used to measure and calibrate the device offset voltage by storing the result of the shorted input voltage reading in a microcontroller and consequently subtracting the result from each following reading. TI recommends taking multiple readings with the inputs shorted and averaging the result to reduce the effect of noise. ## **Power Supplies** The device requires two power supplies: analog (AVDD, AVSS) and digital (DVDD, DGND). The analog power supply can be bipolar (for example, AVDD = +2.5 V, AVSS = -2.5 V) or single supply (for example, AVDD = +3.3 V, AVSS = 0 V) and is independent of the digital power supply. The digital supply sets the digital I/O levels. The power supplies can be sequenced in any order but in no case should any analog or digital inputs exceed the respective analog or digital power-supply voltage limits. # **Temperature Sensor** The temperature measurement mode of the device is configured as a 14-bit result when enabled by the TS bit in the configuration register. Data are output starting with the most significant byte (MSB). When reading the two data bytes, the first 14 bits are used to indicate the temperature measurement result. The last 2 bits are random data and must be ignored. That is, the 14-bit temperature result is left-justified within the 16-bit conversion result. One 14-bit LSB equals 0.03125°C. Negative numbers are represented in binary twos complement format. **Table 8. 14-Bit Temperature Data Format** | TEMPERATURE (°C) | DIGITAL OUTPUT (BINARY) | HEX | |------------------|-------------------------|------| | 128 | 01 0000 0000 0000 | 1000 | | 127.96875 | 00 1111 1111 1111 | 0FFF | | 100 | 00 1100 1000 0000 | 0C80 | | 80 | 00 1010 0000 0000 | 0A00 | | 75 | 00 1001 0110 0000 | 0960 | | 50 | 00 0110 0100 0000 | 0640 | | 25 | 00 0011 0010 0000 | 0320 | | 0.25 | 00 0000 0000 1000 | 0008 | | 0 | 00 0000 0000 0000 | 0000 | | -0.25 | 11 1111 1111 1000 | 3FF8 | | -25 | 11 1100 1110 0000 | 3CE0 | | -55 | 11 1001 0010 0000 | 3920 | #### **Converting from Temperature to Digital Codes** #### For Positive Temperatures (for example, +50°C): Twos complement is not performed on positive numbers. Therefore, simply convert the number to binary code in a 14-bit, left-justified format with the MSB = 0 to denote the positive sign. Example: $+50^{\circ}$ C / (0.03125°C per count) = 1600 = 0640h = 0001100100000 #### For Negative Temperatures (for example, -25°C): Generate the twos complement of a negative number by complementing the absolute binary number and adding 1. Then, denote the negative sign with the MSB = 1. Example: |-25°C| / (0.03125°C per count) = 800 = 0320h = 00 0011 0010 0000 Twos complement format: 11 1100 1101 1111 + 1 = 11 1100 1110 0000 #### Converting from Digital Codes to Temperature To convert from digital codes to temperature, first check whether the MSB is a 0 or a 1. If the MSB is a 0, simply multiply the decimal code by $0.03125^{\circ}$ C to obtain the result. If the MSB = 1, subtract 1 from the result and complement all bits. Then, multiply the result by $-0.03125^{\circ}$ C. Example: The device reads back 0960h: 0960h has an MSB = 0. $0960h \cdot 0.03125$ °C = $2400 \cdot 0.03125$ °C = +75°C Example: The device reads back 3CE0h: 3CE0h has an MSB = 1. Complement the result: 3CE0h → 0320h $0320h \cdot 0.03125^{\circ}C = 800 \cdot 0.03125^{\circ}C = -25^{\circ}C$ Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated # **Reset and Power-Up** When the device powers up, a reset is performed. As part of the reset process, the device sets all bits in the configuration registers to the respective default settings. By default, the device is set to single-shot mode. After power-up, the device performs a single conversion using the default register settings and then enters a low-power state. The power-up behavior is intended to prevent systems with tight power-supply requirements from encountering a current surge during power-up. The reset process takes approximately 50 µs. After that, all internal circuitry (including the voltage reference) are stable and communication with the device is possible. #### Conversion Modes The device can be operated in one of two conversion modes that can be selected by the CM bit in the configuration register. These conversion modes are single-shot or continuous conversion mode. ### Single-Shot Mode In single-shot mode, the device only performs a conversion when a START/SYNC command is issued. The device consequently performs one single conversion and returns to a low-power state afterwards. The internal oscillator and all analog circuitry (except for the excitation current sources) are turned off while the device waits in this low-power state until the next conversion is started. In addition, every write access to any configuration register also starts a new conversion. Writing to any configuration register while a conversion is ongoing functions as a new START/SYNC command that stops the current conversion and restarts a single new conversion. Each conversion is fully settled (assuming the analog input signal settles to its final value before the conversion starts) because the device digital filter settles within a single cycle. #### **Continuous Conversion Mode** In continuous conversion mode, the device continuously performs conversions. When a conversion completes, the device places the result in the output buffer and immediately begins another conversion. In order to start continuous conversion mode, the CM bit must be set to 1 followed by a START/SYNC command. The first conversion starts at $210 \cdot t_{\text{CLK}}$ (normal mode, duty-cycle mode) or $114 \cdot t_{\text{CLK}}$ (turbo mode) after the last SCLK falling edge of the START/SYNC command. Writing to any configuration register while the START/SYNC command is not issued starts a single conversion, whereas a write access to the configuration register during an ongoing conversion restarts the current conversion. TI recommends always sending a START/SYNC command immediately after the CM bit is set to 1. ## **Operating Modes** In addition to the different conversion modes, the device can also be operated in different operating modes that can be selected to trade-off power consumption, noise performance, and output data rate. #### **Normal Mode** Normal mode is the default mode that the device operates in. In this mode, the internal modulator of the $\Delta\Sigma$ ADC runs at a modulator clock frequency of $f_{MOD} = f_{CLK}$ / 16, where the system clock ( $f_{CLK}$ ) is either provided by the internal oscillator or the external clock source. The modulator frequency is 256 kHz when using the internal oscillator. Normal mode offers output data rate options ranging from 20 SPS to 1 kSPS with the internal oscillator. The data rate is selected by the DR[2:0] bits in the configuration register. In case an external clock source with a clock frequency other than 4.096 MHz is used, the data rates scale accordingly. For example, using an external clock with $f_{CLK} = 2.048$ MHz yields data rates ranging from 10 SPS to 500 SPS. #### **Duty-Cycle Mode** The noise performance of a $\Delta\Sigma$ ADC generally improves when lowering the output data rate because more samples of the internal modulator can be averaged to yield one conversion result. In applications where power consumption is critical, the improved noise performance at low data rates may not be required. For these applications, the device supports an automatic duty-cycle mode that can yield significant power savings by periodically entering a low-power state between conversions. In principle, the device runs in normal mode with a duty cycle of 25%. This functionality means the device performs one conversion in the same manner as when running in normal mode but then automatically enters a low power-state for three consecutive conversion cycles. The noise performance in duty-cycle mode is therefore comparable to the noise performance in normal mode at four times the data rate. Data rates in duty-cycle mode range from 5 SPS to 250 SPS with the internal oscillator. #### **Turbo Mode** Applications that require higher data rates up to 2 kSPS can operate the device in turbo mode. In this mode, the internal modulator runs at a higher frequency of $f_{MOD} = f_{CLK} / 8$ . $f_{MOD}$ equals 512 kHz when the internal oscillator or an external 4.096-MHz clock is used. Note that the device power consumption increases because the modulator runs at a higher frequency. #### Power-Down Mode When the POWERDOWN command is issued, the device enters power-down mode after completing the current conversion. In this mode, all analog circuitry (including the voltage reference and both IDACs) are powered down and the device typically only uses 400 nA of current. During this time, the device holds the configuration register settings and responds to commands, but does not perform any data conversion. Issuing a START/SYNC command wakes up the device and either starts a single conversion or starts continuous conversion mode, depending on the conversion mode selected by the CM bit. Writing to any configuration register bit wakes up the device as well, but only starts a single conversion regardless of what conversion mode (CM) the device is set to. #### Serial Interface The SPI-compatible serial interface of the device is used to read conversion data, read and write the device configuration registers, and control device operation. Only SPI mode 1 (CPOL = 0, CPHA = 1) is supported. The interface consists of five control lines (CS, SCLK, DIN, DOUT/DRDY, and DRDY) but can be used with four or even three control signals (SCLK, DIN, and DOUT/DRDY) as well. In the latter case, CS may be tied low if the serial bus is not shared with any other device. The dedicated data-ready signal (DRDY) can be configured to be shared with DOUT/DRDY. # Chip Select (CS) Chip select (CS) is an active-low input that selects the device for SPI communication. This feature is useful when multiple devices share the same serial bus. $\overline{\text{CS}}$ must remain low for the duration of the serial communication. When CS is taken high, the serial interface is reset, SCLK is ignored, and DOUT/DRDY enters a high-impedance state; as such, DOUT/DRDY cannot indicate when data are ready. In situations where multiple devices are present on the bus, the dedicated DRDY pin can provide an uninterrupted monitor of the result status. If the serial bus is not shared with another peripheral, $\overline{\text{CS}}$ can be tied low. #### Serial Clock (SCLK) The serial clock (SCLK) features a Schmitt-triggered input and is used to clock data into and out of the device on the DIN and DOUT/DRDY pins, respectively. Even though the input has hysteresis, TI recommends keeping SCLK as clean as possible to prevent glitches from accidentally shifting the data. If a complete command is not sent within 13955 $\cdot$ $t_{MOD}$ (normal mode, duty-cycle mode) or 27910 $\cdot$ $t_{MOD}$ (turbo mode), the serial interface resets and the next SCLK pulse starts a new communication cycle. This timeout feature can be used to recover communication when a serial interface transmission is interrupted. When the serial interface is idle, hold SCLK low. ## Data Ready (DRDY) DRDY indicates when a new conversion result is ready for retrieval. When DRDY falls low, new conversion data are ready. DRDY transitions back high on the next SCLK rising edge. When no data are read during continuous conversion mode, DRDY remains low but pulses high 2 · t<sub>MOD</sub> before the next DRDY falling edge. The DRDY pin is always actively driven, even when $\overline{\text{CS}}$ is high. # Data Input (DIN) The data input pin (DIN) is used along with SCLK to send data (commands and register data) to the device. The device latches data on DIN on the SCLK falling edge. The device never drives the DIN pin. # Data Output and Data Ready (DOUT/DRDY) DOUT/DRDY serves a dual-purpose function. This pin is used with SCLK to read conversion and register data from the device. Data on DOUT/DRDY are shifted out on the SCLK rising edge. DOUT/DRDY goes to a high-impedance state when CS is high. In addition, the DOUT/DRDY pin can also be configured as a data-ready indicator by setting DRDYM in the configuration register high. DOUT/DRDY then transitions low at the same time that the DRDY pin goes low to indicate new conversion data are available. Both signals can be used to detect if new data are ready. However, because DOUT/DRDY is disabled when $\overline{CS}$ is high, the recommended method of monitoring the end of a conversion when multiple devices are present on the SPI bus is to use the dedicated $\overline{DRDY}$ pin. #### **Data Format** The device provides 16 bits of data in binary twos complement format. The positive full-scale input produces an output code of 7FFFh and the negative full-scale input produces an output code of 8000h. The output clips at these codes for signals that exceed full-scale (FS). Table 9 summarizes the ideal output codes for different input signals. | INPUT SIGNAL, V <sub>IN</sub><br>(V <sub>AINP</sub> – V <sub>AINN</sub> ) | IDEAL OUTPUT CODE(1) | |---------------------------------------------------------------------------|----------------------| | ≥ +FS (2 <sup>15</sup> – 1) / 2 <sup>15</sup> | 7FFFh | | +FS / 2 <sup>15</sup> | 0001h | | 0 100 | OW: 11 0 MM:10 | | -FS / 2 <sup>15</sup> | FFFFh | | ≤-FS | 8000h | Table 9. Ideal Output Code versus Input Signal Mapping of the analog input signal to the output codes is illustrated in Figure 60. Figure 60. Code Transition Diagram <sup>(1)</sup> Excludes the effects of noise, INL, offset, and gain errors. #### Commands The device offers six different commands to control device operation, as shown in Table 10. Four commands are stand-alone instructions (RESET, START/SYNC, POWERDOWN, and RDATA). The commands to read (RREG) and write (WREG) configuration register data from and to the device require additional information as part of the instruction. Table 10. Command Definitions<sup>(1)</sup> | COMMAND | DESCRIPTION | COMMAND BYTE | |------------|---------------------------------------------------------|--------------| | RESET | Reset the device | 0000 011x | | START/SYNC | Start or restart conversions | 0000 100x | | POWERDOWN | Enter power-down mode | 0000 001x | | RDATA | Read data by command | 0001 xxxx | | RREG | Read <i>nn</i> registers starting at address <i>rr</i> | 0010 rrnn | | WREG | Write <i>nn</i> registers starting at address <i>rr</i> | 0100 rrnn | <sup>(1)</sup> Operands: rr = configuration register (00 to 11), nn = number of bytes - 1 (00 to 11), and x = don't care. #### **RESET (0000 011x)** Resets the device to the default values. # START/SYNC (0000 100x) In single-shot mode, the START/SYNC command is used to start a single conversion or (when sent during an ongoing conversion) to reset the digital filter, and to restart a single new conversion. When the device is set to continuous conversion mode, the START/SYNC command must be issued one time to start converting continuously. Sending the START/SYNC command while converting in continuous conversion mode resets the digital filter and starts converting from there. #### **POWERDOWN (0000 001x)** The POWERDOWN command places the device into power-down mode. This command shuts down all internal analog components, opens the low-side switch, turns off both IDACs, but holds all register values. As soon as a START/SYNC command is issued, all analog components return to their previous states. ## RDATA (0001 xxxx) The RDATA command loads the output shift register with the most recent conversion result. This command can be used when DOUT/DRDY or DRDY are not monitored to indicate that a new conversion result is available. If a conversion finishes in the middle of the RDATA command byte, the more reliable result (either the old result or the new one) is loaded into the output shift register. The state of the DRDY pin signals whether the old or the new result is loaded. If the old result is loaded, DRDY stays low, indicating that the new result has not been read out. The new conversion result loads when DRDY is high. ## RREG (0010 rrnn) The RREG command reads the number of bytes specified by nn (number of bytes to be read - 1) from the device configuration register, starting at register address rr. The command is completed after nn + 1 bytes are clocked out after the RREG command byte. For example, the command to read three bytes (nn = 10) starting at configuration register 1 (rr = 01) is 0010 0110. #### **WREG (0100 rrnn)** The WREG command writes the number of bytes specified by nn (number of bytes to be written - 1) to the device configuration register, starting at register address rr. The command is completed after nn + 1 bytes are clocked in after the WREG command byte. For example, the command to write two bytes (nn = 01) starting at configuration register 0 (rr = 00) is 0100 0001. The configuration registers are updated on the last SCLK falling edge. # **Reading Data** Output pins $\overline{DRDY}$ and DOUT/ $\overline{DRDY}$ (if configured in the respective DRDYM configuration register bit) transition low when new data are ready for retrieval. The conversion data are written to an internal data buffer. Data can be read directly from this buffer on DOUT/ $\overline{DRDY}$ when $\overline{DRDY}$ falls low without concern of data corruption. An RDATA command does not have to be sent. Data are shifted out on the SCLK rising edges, MSB first, and consist of two bytes of data. Figure 61 to Figure 63 show the timing diagrams for reading conversion data in continuous conversion mode and single-shot mode when not using the RDATA command. Figure 63. Single-Shot Mode (DRDYM = 0) Data can also by read at any time without necessarily synchronizing to the $\overline{DRDY}$ signal with the RDATA command. When an RDATA command is issued, the conversion result currently stored in the data buffer can be shifted out on DOUT/ $\overline{DRDY}$ on the following SCLK rising edge. Data can be read continuously with the RDATA command as an alternative to monitoring $\overline{DRDY}$ or DOUT/ $\overline{DRDY}$ . The $\overline{DRDY}$ pin must then be polled after the LSB is clocked out to determine if a new conversion result is loaded. If a new conversion completes during the read operation but data from the previous conversion are read, then $\overline{DRDY}$ is low. Otherwise, if the most recent result is read, $\overline{DRDY}$ is high. Figure 64 and Figure 65 illustrate the behavior for both cases. Submit Documentation Feedback DIN START/SYNC Figure 65. State of DRDY when the Most Recent Conversion Result is Read During an RDATA Command # **Sending Commands** The device serial interface is capable of full-duplex operation while reading conversion data without using the RDATA command. Full-duplex operation means commands are decoded at the same time that conversion data are read. Commands can be sent on any 8-bit data boundary during a data read operation. When a RREG or RDATA command is recognized, the current data read operation is aborted and the conversion data are corrupted, unless the command is sent while the last byte of the conversion result is retrieved. The device starts to output the requested data on DOUT/DRDY at the first SCLK rising edge after the command byte. To read data without interruption, keep DIN low. A WREG command can be sent without corrupting an ongoing read operation. Figure 66 shows an example for sending a WREG command to write two configuration registers while reading conversion data in continuous conversion mode. After the command is clocked in (after the 32nd SCLK falling edge), the device resets the digital filter and starts converting with the new register settings. The WREG command can be sent on any of the 8-bit boundaries. Figure 66. Example of a WREG Command Note that the serial interface does not decode commands while an RDATA or RREG command is executed. That is, all 16 bits of the conversion result must be read after the RDATA command is issued and all requested registers must be read after a RREG command is sent before a new command can be issued. ### **Configuration Registers** The device has four 8-bit configuration registers that are accessible via the SPI port. The configuration registers control how the device operates and can be changed at any time without causing data corruption. After power-up and reset, all registers are set to the default values (which are all 0). Table 11 shows the register map of the configuration register. Table 11. Configuration Register Map (Read/Write) | REGISTER<br>(Hex) | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------------------|-------|------------|--------|-------|------------|-----------|-----------|------------| | 00h | ×1 | MUX[ | 3:0] | -XXI | WWW.Io | GAIN[2:0] | W | PGA_BYPASS | | 01h | LA | DR[2:0] | COM | MOI | DE[1:0] | СМ | TS | BCS | | 02h | VREF | [1:0] | 50/60 | [1:0] | PSW | MON. | IDAC[2:0] | | | 03h | TW | I1MUX[2:0] | ON.CO. | TW | I2MUX[2:0] | 1001.00 | DRDYM | RESERVED | #### 00h Configuration Register 0 #### Bits[7:4] MUX[3:0]: Input multiplexer configuration These bits configure the input multiplexer and have no effect when in temperature sensor mode. For settings where $AIN_N = AVSS$ , the PGA must be disabled (PGA\_BYPASS = 1) and only gains 1, 2, and 4 can be used. ``` \begin{array}{lll} 0000:AIN_P = AIN0, AIN_N = AIN1 \ (default) & 1000:AIN_P = AIN0, AIN_N = AVSS \\ 0001:AIN_P = AIN0, AIN_N = AIN2 & 1001:AIN_P = AIN1, AIN_N = AVSS \\ 0010:AIN_P = AIN0, AIN_N = AIN3 & 1010:AIN_P = AIN2, AIN_N = AVSS \\ 0011:AIN_P = AIN1, AIN_N = AIN2 & 1011:AIN_P = AIN3, AIN_N = AVSS \\ \end{array} ``` 0100 : AlN<sub>P</sub> = AlN1, AlN<sub>N</sub> = AlN3 0101 : AlN<sub>P</sub> = AlN2, AlN<sub>N</sub> = AlN3 0101 : AlN<sub>P</sub> = AlN2, AlN<sub>N</sub> = AlN3 0110 : ( $V_{REFP} - V_{REFNx}$ ) / 4 monitor (PGA bypassed) 1101 : ( $V_{REFP} - V_{REFNx}$ ) / 4 monitor (PGA bypassed) 1101 : ( $V_{REFP} - V_{REFNx}$ ) / 4 monitor (PGA bypassed) 1110 : ( $V_{REFP} - V_{REFNx}$ ) / 4 monitor (PGA bypassed) 1110 : ( $V_{REFP} - V_{REFNx}$ ) / 4 monitor (PGA bypassed) 1110 : ( $V_{REFP} - V_{REFNx}$ ) / 4 monitor (PGA bypassed) $0111 : AIN_P = AIN3, AIN_N = AIN2$ 1111 : Not used #### Bits[3:1] GAIN[2:0]: Gain configuration These bits configure the device gain. Gains 1, 2, and 4 can be used without the PGA. In this case, gain is obtained by a switched-capacitor structure. The gain setting has no effect when in temperature sensor mode. 000 : Gain = 1 (default) 001 : Gain = 2 010 : Gain = 4 011 : Gain = 8 100 : Gain = 16 101 : Gain = 32 110 : Gain = 64 111 : Gain = 128 #### Bit 0 PGA\_BYPASS: Disables internal low-noise PGA Disabling the PGA reduces overall power consumption and allows the common-mode voltage range ( $V_{CM}$ ) to include AVSS and AVDD. The PGA can only be disabled for gains 1, 2, and 4. The PGA is always enabled for gain settings 8 to 128, regardless of the PGA\_BYPASS setting. 0 : PGA enabled (default) 1 : PGA disabled and bypassed 01h **Configuration Register 1** Bits[7:5] DR[2:0]: Data rate These bits control the data rate setting depending on the selected operating mode. | Normal mode | Duty-cycle mode | Turbo mode | |------------------------|-----------------|----------------| | 000 : 20 SPS (default) | 000 : 5 SPS | 000 : 40 SPS | | 001 : 45 SPS | 001 : 11.25 SPS | 001 : 90 SPS | | 010 : 90 SPS | 010 : 22.5 SPS | 010 : 180 SPS | | 011 : 175 SPS | 011 : 44 SPS | 011 : 350 SPS | | 100 : 330 SPS | 100 : 82.5 SPS | 100 : 660 SPS | | 101 : 600 SPS | 101 : 150 SPS | 101 : 1200 SPS | | 110 : 1000 SPS | 110 : 250 SPS | 110 : 2000 SPS | | 111 : Not used | 111 : Not used | 111 : Not used | # Bits[4:3] MODE[1:0]: Operating mode This bit controls the operating mode the device operates in. 00 : Normal mode (256-kHz modulator clock, default) 01: Duty-cycle mode (internal duty cycle of 1:4) 10: Turbo mode (512-kHz modulator clock) 11: Not used #### Bit 2 CM: Conversion mode This bit sets the conversion mode for the device. 0 : Single-shot mode (default) 1 : Continuous conversion mode #### Bit 1 TS: Temperature sensor mode This bit enables the internal temperature sensor and puts the device in temperature sensor mode. 0 : Disables temperature sensor (default) 1 : Enables temperature sensor #### Bit 0 **BCS**: Burn-out current sources This bit controls the 10-µA, burn-out current sources to detect wire breaks and shorts in the sensor. 0: Current sources off (default) 1: Current sources on www.ti.com 02h Configuration Register 2 Bits[7:6] VREF[1:0]: Voltage reference selection These bits select the voltage reference that is used for the conversion. 00 : Internal 2.048-V reference selected (default) 01 : External reference selected using dedicated REFP0 and REFN0 inputs 10 : External reference selected using AIN0/REFP1 and AIN3/REFN1 inputs 11 : Analog supply AVDD used as reference Bits[5:4] 50/60[1:0]: FIR filter configuration These bits configure the filter coefficients for the internal FIR filter. These bits only affect the 20-SPS setting in normal mode and 5-SPS setting in duty-cycle mode. 00 : No 50-Hz or 60-Hz rejection (default) 01 : Simultaneous 50-Hz and 60-Hz rejection 10:50-Hz rejection only 11:60-Hz rejection only Bit 3 PSW: Low-side power switch configuration This bit configures the behavior of the low-side switch connected to AIN3/REFN1. 0 : Switch is always open (default) 1 : Switch automatically closes when the START/SYNC command is sent and opens when the POWERDOWN command is issued Bits[2:0] IDAC[2:0]: IDAC current setting These bits set the current for both IDAC1 and IDAC2 excitation current sources. 000 : Off (default) 001 : Not used 010 : 50 μA 011 : 100 μA 100 : 250 μA 101 : 500 μA 110 : 1000 μA 111 : 1500 μA Product Folder Links :ADS1120 03h **Configuration Register 3** Bits[7:5] I1MUX[2:0]: IDAC1 routing configuration > These bits select the channel where IDAC1 is routed to. WWW.100Y.COM.T 000 : IDAC1 disabled (default) 001: IDAC1 connected to AIN0/REFP1 010: IDAC1 connected to AIN1 011: IDAC1 connected to AIN2 100: IDAC1 connected to AIN3/REFN1 101: IDAC1 connected to REFP0 110: IDAC1 connected to REFN0 111: Not used Bits[4:2] I2MUX[2:0]: IDAC2 routing configuration These bits select the channel where IDAC2 is routed to. 000 : IDAC2 disabled (default) 001: IDAC2 connected to AIN0/REFP1 010: IDAC2 connected to AIN1 011: IDAC2 connected to AIN2 100 : IDAC2 connected to AIN3/REFN1 101: IDAC2 connected to REFP0 110: IDAC2 connected to REFN0 111: Not used DRDYM: DRDY mode This bit controls the behavior of the DOUT/DRDY pin when new data are ready. 0 : Only the dedicated DRDY pin is used to indicate when data are ready (default) WWW.100Y.COM.TW 1 : Data ready is indicated simultaneously on DOUT/DRDY and DRDY WWW.100Y Bit 0 Reserved Always write 0 40 Product Folder Links: ADS1120 ### **Application Information** The following sections give example circuits and suggestions for using the device in various situations. #### **Basic Connections and Layout Considerations** For many applications, connecting the device is simple. Figure 67 shows the principle power-supply and interface connections for the ADS1120. Figure 67. Power-Supply and Interface Connections Most microcontroller SPI peripherals can operate with the ADS1120. The interface operates in SPI mode 1 where CPOL = 0 and CPHA = 1. In SPI mode 1, SCLK idles low and data are launched or changed only on SCLK rising edges; data are latched or read by the master and slave on SCLK falling edges. Details of the SPI communication protocol employed by the device can be found in the SPI Timing Characteristics. TI recommends placing $47-\Omega$ resistors in series with all digital input and output pins ( $\overline{CS}$ , SCLK, DIN, DOUT/DRDY, and DRDY). This resistance smooths sharp transitions, suppresses overshoot, and offers some overvoltage protection. Care must be taken to still meet all SPI timing requirements because the additional resistors interact with the bus capacitances present on the digital signal lines. Good power-supply decoupling is important to achieve optimum performance. Both AVDD and DVDD should be decoupled with at least a 0.1-µF bypass capacitor each. The bypass capacitors should be placed as close to the power-supply pins as possible with a low impedance connection. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the bypass capacitor may offer superior bypass and noise immunity. Copyright © 2013–2014, Texas Instruments Incorporated TI recommends employing best design practices when laying out a printed circuit board (PCB) for both analog and digital components. This recommendation generally means that the layout should separate analog components [such as ADCs, amplifiers, references, digital-to-analog converters (DACs), and analog MUXs] from digital components [such as microcontrollers, complex programmable logic devices (CPLDs), field-programmable gate arrays (FPGAs), radio frequency (RF) transceivers, universal serial bus (USB) transceivers, and switching regulators]. An example of good component placement is shown in Figure 68. While Figure 68 provides a good example of component placement, the best placement for each application is unique to the geometries, components, and PCB fabrication capabilities employed. That is, there is no single layout that is perfect for every design and careful consideration must always be used when designing with any analog component. Figure 68. System Component Placement The use of split analog and digital ground planes is not necessary for improved noise performance (although for thermal isolation this option is a worthwhile consideration). However, the use of a solid ground plane or ground fill in PCB areas with no components is essential for optimum performance. If the system being used employs a split digital and analog ground plane, TI generally recommends that the ground planes be connected together as close to the device as possible. TI also strongly recommends that digital components, especially RF portions, be kept as far as practically possible from analog circuitry in a given system. Additionally, minimize the distance that digital control traces run through analog areas and avoid placing these traces near sensitive analog components. Digital return currents usually flow through a ground path that is as close to the digital path as possible. If a solid ground connection to a plane is not available, these currents may find paths back to the source that interfere with analog performance. The implications that layout has on the temperature-sensing functions are much more significant than for ADC functions. #### **Connecting Multiple Devices** When connecting multiple ADS1120 devices to a single SPI bus, SCLK, DIN, and DOUT/DRDY can be safely shared by using a dedicated chip-select (CS) line for each SPI-enabled device. When CS transitions high for the respective device, DOUT/DRDY enters a 3-state mode. Therefore, DOUT/DRDY cannot be used to indicate when new data are available if CS is high, regardless if the DRDYM bit in the configuration register is set to 0 or 1. Only the dedicated DRDY pin indicates that new data are available, because the DRDY pin is actively driven even when CS is high. In some cases, however, the $\overline{DRDY}$ pin cannot be interfaced to the microcontroller. This scenario can occur if there are insufficient GPIO channels available on the microcontroller or if the serial interface must be galvanically isolated and thus the amount of channels must be limited. Therefore, in order to evaluate when a new conversion of one of the devices is ready, the microcontroller can periodically drop $\overline{CS}$ to the respective device and poll the state of the DOUT/ $\overline{DRDY}$ pin. When $\overline{CS}$ goes low, the DOUT/ $\overline{DRDY}$ pin immediately drives either high or low, provided that the DRDYM bit is configured to 1. If the DOUT/ $\overline{DRDY}$ line drives low on a low $\overline{CS}$ , new data are currently available for clocking out. If the DOUT/ $\overline{DRDY}$ line drives high, no new data are available. For this procedure to work properly, 16 additional SCLKs must be sent after each data read operation to make sure DOUT/ $\overline{DRDY}$ is taken high before a new conversion completes. Alternatively, valid data can be retrieved from the device at any time without concern of data corruption by using the RDATA command. 42 #### **Thermocouple Measurement** Figure 69 shows the basic connections of a thermocouple measurement system, when using the internal high-precision temperature sensor for cold-junction compensation. Apart from the thermocouple itself, the only external circuitry required are two biasing resistors, a simple low-pass, antialiasing filter, and the power-supply decoupling capacitors. Figure 69. Thermocouple Measurement The biasing resistors $R_{B1}$ and $R_{B2}$ are used to set the common-mode voltage of the thermocouple to within the specified common-mode voltage range of the PGA (in this example, to mid-supply AVDD / 2). If the application requires the thermocouple to be biased to GND, either a bipolar supply (for example, AVSS = -2.5 V and AVDD = +2.5 V) must be used for the device to meet the common-mode voltage requirement of the PGA, or the PGA must be bypassed. When choosing the values of the biasing resistors, care must be taken so that the biasing current does not degrade measurement accuracy. The biasing current flows through the thermocouple and can cause self-heating and additional voltage drops in the thermocouple leads. In addition to biasing the thermocouple, $R_{B1}$ and $R_{B2}$ are also useful to detect an open thermocouple lead. When one of the thermocouple leads fails open, the biasing resistors pull the analog inputs AIN0 and AIN1 to AVDD and AVSS, respectively. The ADC consequently reads a full-scale value, which is outside the normal measurement range of the thermocouple voltage, to indicate this failure condition. While the device digital filter attenuates high-frequency components of noise, TI generally recommends providing a first-order, passive RC filter at the inputs to further improve performance. The differential RC filter formed by $R_{F1}$ , $R_{F2}$ , and the differential capacitor $C_{DIF}$ offers a cutoff frequency of $f_C = 1 / [2\pi \cdot (R_{F1} + R_{F2}) \cdot C_{DIF}]$ . Two common-mode filter capacitors $C_{M1}$ and $C_{M2}$ are also added to offer attenuation of high-frequency, common-mode noise components. TI recommends that the differential capacitor $C_{DIF}$ be at least an order of magnitude (10x) larger than the common-mode capacitors $C_{M1}$ and $C_{M2}$ because mismatches in the common-mode capacitors can cause differential noise. The filter resistors $R_{F1}$ and $R_{F2}$ also serve as current-limiting resistors. These resistors limit the current into the analog inputs (AIN0 and AIN1) of the device to safe levels, should an overvoltage on the inputs occur. Care should be taken when choosing the filter resistor values because the input currents flowing into and out of the device cause a voltage drop across the resistors. This voltage drop shows up as an additional offset error at the ADC inputs. TI recommends limiting the filter resistor values to below 1 k $\Omega$ . The device integrates a high-precision temperature sensor that can be used to measure the temperature of the cold junction. To measure the internal temperature of the ADS1120, the device must be set to internal temperature sensor mode by setting the TS bit to 1 in the configuration register. For best performance, careful board layout is critical to achieve good thermal conductivity between the cold junction and the device package. However, the device does not perform automatic cold-junction compensation of the thermocouple. This compensation must be done in the microcontroller that interfaces to the device. The microcontroller requests one or multiple readings of the thermocouple voltage from the device and then sets the device to internal temperature sensor mode (TS = 1) to acquire the temperature of the cold junction. The calculations to compensate for the cold-junction temperature must be implemented on the microcontroller. In some applications, the integrated temperature sensor cannot be used (for example, if the accuracy is not high enough or if the device cannot be placed close enough to the cold junction). The additional analog input channels of the device can be used in this case to measure the cold-junction temperature with a thermistor, RTD, or an analog temperature sensor. #### **RTD Measurement** The device integrates all necessary features (such as dual-matched programmable current sources, buffered reference inputs, PGA, and so forth) to ease the implementation of ratiometric 2-, 3-, and 4-wire RTD measurements. Figure 70 shows a typical implementation of a ratiometric 3-wire RTD measurement using the excitation current sources integrated in the device to excite the RTD as well as to implement automatic RTD lead-resistance compensation. Figure 70. 3-Wire RTD Measurement The circuit in Figure 70 employs a ratiometric measurement approach. In other words, the sensor signal (that is, the voltage across the RTD in this case) and the reference voltage for the ADC are derived from the same excitation source. Therefore, errors resulting from temperature drift or noise cancel out because these errors are common to both the sensor signal and the reference. In order to implement a ratiometric 3-wire RTD measurement using the device, IDAC1 is routed to one of the excitation leads of the RTD while IDAC2 is routed to the second excitation lead. Both currents have the same value, which is programmable by the IDAC[2:0] bits in the configuration register. The design of the device ensures that both IDAC values are closely matched, even across temperature. The sum of both currents flows through a precision, low-drift reference resistor, $R_{REF}$ . The voltage, $V_{REF}$ , generated across the reference resistor is as shown in Equation 16. Equation 17 is then used as the ADC reference voltage because $I_{IDAC1} = I_{IDAC2}$ . $$V_{REF} = (I_{IDAC1} + I_{IDAC2}) \cdot R_{REF}$$ (16) $$V_{REF} = 2 \cdot I_{IDAC1} \cdot R_{REF} \tag{17}$$ Equation 18 assumes for the moment that the individual lead resistance values of the RTD ( $R_{LEADx}$ ) are zero. Only IDAC1 excites the RTD to produce a voltage ( $V_{RTD}$ ), which is proportional to the temperature-dependable RTD value and the IDAC1 value. $$V_{RTD} = R_{RTD} (Temperature) \cdot I_{IDAC1}$$ (18) The device internally amplifies the voltage across the RTD using the PGA and compares the resulting voltage against the reference voltage to produce a digital output code, which is proportional to Equation 19 through Equation 21: Code $$\propto V_{RTD} \cdot Gain / V_{REF}$$ (19) Code $$\propto [R_{RTD} \text{ (Temperature)} \cdot I_{IDAC1} \cdot Gain] / [2 \cdot I_{IDAC1} \cdot R_{REF}]$$ (20) Code $$\propto [R_{RTD} \text{ (Temperature)} \cdot Gain] / [2 \cdot R_{REF}]$$ (21) As can be seen from Equation 21, the output code only depends on the value of the RTD, the PGA gain, and the reference resistor ( $R_{REF}$ ), but not on the IDAC1 value. The absolute accuracy and temperature drift of the excitation current therefore does not matter. However, because the value of the reference resistor directly impacts the measurement result, choosing a reference resistor with a very low temperature coefficient is important to limit errors introduced by the temperature drift of $R_{REF}$ . The second IDAC2 is used to compensate for errors introduced by the voltage drop across the lead resistance of the RTD. All three leads of a 3-wire RTD typically have the same length and, thus, the same lead resistance. Also, IDAC1 and IDAC2 have the same value. Consequently, the differential voltage $(V_{IN})$ across the ADC inputs, AIN0 and AIN1, is as shown in Equation 22: $$V_{IN} = V_{AIN0} - V_{AIN1} = I_{IDAC1} \cdot (R_{RTD} + R_{LEAD1}) - I_{IDAC2} \cdot R_{LEAD2}$$ $$(22)$$ When $R_{LEAD1} = R_{LEAD2}$ and $I_{IDAC1} = I_{IDAC2}$ , Equation 22 reduces to Equation 23: $$V_{IN} = I_{IDAC1} \cdot R_{RTD} \tag{23}$$ In other words, the measurement error resulting from the voltage drop across the RTD lead resistance is compensated, as long as the lead resistance values and the IDAC values are well matched. A first-order differential and common-mode RC filter ( $R_{F1}$ , $R_{F2}$ , $C_{DIF1}$ , $C_{CM1}$ , and $C_{CM2}$ ) is placed on the ADC inputs, as well as on the reference inputs ( $R_{F3}$ , $R_{F4}$ , $C_{DIF2}$ , $C_{CM3}$ , and $C_{CM4}$ ). The same guidelines for designing the input filter apply as described in the *Thermocouple Measurement* section. For best performance, TI recommends matching the corner frequencies of the input and reference filter. More detailed information on matching the input and reference filter can be found in application report *RTD Ratiometric Measurements and Filtering Using the ADS1148 and ADS1248* (SBAA201). The reference resistor R<sub>REF</sub> not only serves to generate the reference voltage for the device, but also sets the common-mode voltage of the RTD to within the specified common-mode voltage range of the PGA. In other words, the voltage across the reference resistor must meet Equation 13 through Equation 15. When designing the circuit, care should also be taken to meet the compliance voltage requirement of the IDACs. The IDACs require a minimum headroom of (AVDD - 0.9 V) in order to operate accurately. This requirement means that Equation 24 must be met at all times. AVSS + $$I_{IDAC1} \cdot (R_{LEAD1} + R_{RTD}) + (I_{IDAC1} + I_{IDAC2}) \cdot (R_{LEAD3} + R_{REF}) \le AVDD - 0.9 V$$ (24) The device also offers the possibility to route the IDACs to the same inputs used for measurement. If the filter resistor values $R_{F1}$ and $R_{F2}$ are small enough and well matched, IDAC1 can be routed to AIN1 and IDAC2 to AIN0 in Figure 70. In this manner, even two 3-wire RTDs sharing the same reference resistor can be measured with a single device. Implementing a 2- or 4-wire RTD measurement is very similar to the 3-wire RTD measurement shown in Figure 70, except that only one IDAC is required. Figure 71 and Figure 72 show typical circuit implementations of a 2-wire and 4-wire RTD measurement, respectively. Figure 71. 2-Wire RTD Measurement Figure 72. 4-Wire RTD Measurement #### **Bridge Measurement** The device offers several features to ease the implementation of ratiometric bridge measurements (such as a PGA with gains up to 128 V/V, buffered, differential reference inputs, and a low-side power switch). To implement a ratiometric bridge measurement, the bridge excitation voltage is simultaneously used as the reference voltage for the ADC, as shown in Figure 73. With this configuration, any drift in excitation voltage also shows up on the reference voltage, consequently canceling out drift error. Either of the two device reference input pairs can be connected to the bridge excitation voltage. However, only the negative reference input (REFN1) can be internally routed to a low-side power switch. By connecting the low side of the bridge to REFN1, the device can automatically power down the bridge by opening the low-side power switch. When the PSW bit in the configuration register is set to 1, the device opens the switch every time a POWERDOWN command is issued and closes the switch again when a START/SYNC command is sent. Figure 73. Bridge Measurement The PGA offers gains up to 128 V/V, which helps to amplify the small differential bridge output signal to make optimal use of the ADC full-scale range. Using a symmetrical bridge with the excitation voltage equal to the supply voltage of the device ensures that the output signal of the bridge meets the common-mode voltage requirement of the PGA. Note that the maximum input voltage is limited to $V_{IN\ (MAX)} = [(AVDD-AVSS)-0.4\ V]$ / gain, which means the entire full-scale range [FS = (AVDD - AVSS) / gain] cannot be used in this configuration. This limitation is a result of the output drive capability of the PGA amplifiers (A1 and A2); see Figure 39. The output of each amplifier must stay 200 mV away from the rails (AVDD and AVSS), otherwise the PGA becomes nonlinear. Consequently, the maximum output swing of the PGA is limited to $V_{OUT} = (AVDD-AVSS)-0.4\ V$ . #### Pseudo Code Example The following list shows a pseudo code sequence with the required steps to set up the device and the microcontroller that interfaces to the device, in order to take subsequent readings from the ADS1120 in continuous conversion mode. The dedicated DRDY pin is used to indicate availability of new conversion data. The default configuration register settings are changed to gain = 16, continuous conversion mode, and simultaneous 50-Hz and 60-Hz rejection. ``` Power-up; Delay; Configure the SPI interface of the microcontroller to SPI mode 1 (CPOL = 0, CPHA = 1); If the CS pin is not tied low permanently, configure the microcontroller GPIO connected to CS as an output; Configure the microcontroller GPIO connected to the DRDY pin as an interrupt input; Set CS to the device low; Delay; Send the RESET command (06h) to make sure the device is properly reset after power-up; Write the respective register configuration with the WREG command (43h, 08h, 04h, 10h, and 00h): As a sanity check, read back all configuration registers with the RREG command (23h); Delay; Send the START/SYNC command (08h) to start converting in continuous conversion mode; Clear CS to high (resets the serial interface); Wait for DRDY to transition low; Take CS low: Delay: Send 16 SCLK rising edges to read out conversion data on DOUT; Delay: Clear CS to high; Take CS low; Delay; Send the POWERDOWN command (02h) to stop conversions and put the device in power-down mode; Clear CS to high; ``` TI recommends running an offset calibration before performing any measurements or when changing the gain of the PGA. The internal offset of the device can, for example, be measured by shorting the inputs to mid-supply (MUX[3:1] = 1110). The microcontroller then takes multiple readings from the device with the inputs shorted and stores the average value in the microcontroller memory. When measuring the sensor signal, the microcontroller then subtracts the stored offset value from each device reading to obtain an offset compensated result. 48 #### **REVISION HISTORY** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | CI | hanges from Origi | nal (August 2013) to Revision A | WWW.IOO.COMI. | Page | |-------------|-------------------|---------------------------------|-----------------|------| | VW.100 X. C | Released to prod | uction | " COM" | 1 | | MM.1001. | COM.TW | MMM.100X.COM. | MMM.100A'COM.IM | | | | | | | | | | | | | | Product Folder Links: ADS1120 100Y.COM.TW # **PACKAGE OPTION ADDENDUM** 17-May-2014 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|-------------------------|---------| | ADS1120IPW | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | ADS1120 | Samples | | ADS1120IPWR | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | ADS1120 | Samples | | ADS1120IRVAR | ACTIVE | VQFN | RVA | 16 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1120 | Samples | | ADS1120IRVAT | ACTIVE | VQFN | RVA | 16 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1120 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. # **PACKAGE OPTION ADDENDUM** WWW.100X.COM. TOOK.COM.TW 17-May-2014 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. WWW.1007.CO #### PACKAGE MATERIALS INFORMATION 27-Mar-2014 www ti com #### TAPE AND REEL INFORMATION #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | | uadrant | (mm) | P1<br>(mm) | K0<br>(mm) | B0<br>(mm) | A0<br>(mm) | Reel<br>Width<br>W1 (mm) | Reel<br>Diameter<br>(mm) | SPQ | | Package<br>Drawing | Package<br>Type | Device | |------------------------------------------------------------------|---------|------|------------|------------|------------|------------|--------------------------|--------------------------|------|----|--------------------|-----------------|--------------| | ADS1120IRVAR VQFN RVA 16 3000 330.0 12.4 3.75 3.75 1.15 8.0 12.0 | Q1 | 12.0 | 8.0 | 1.6 | 5.6 | 6.9 | 12.4 | 330.0 | 2000 | 16 | PW | TSSOP | ADS1120IPWR | | | Q1 | 12.0 | 8.0 | 1.15 | 3.75 | 3.75 | 12.4 | 330.0 | 3000 | 16 | RVA | VQFN | ADS1120IRVAR | | ADS1120IRVAT VQFN RVA 16 250 180.0 12.4 3.75 3.75 1.15 8.0 12.0 | Q1 | 12.0 | 8.0 | 1.15 | 3.75 | 3.75 | 12.4 | 180.0 | 250 | 16 | RVA | VQFN | ADS1120IRVAT | WWW.100Y.COM.TW WWW.100Y.C WWW.100Y.COM.TW my.com.tw 27-Mar-2014 www ti com #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | ADS1120IPWR | TSSOP | PW | 16 | 2000 | 367.0 | 367.0 | 35.0 | | ADS1120IRVAR | VQFN | RVA | 16 | 3000 | 367.0 | 367.0 | 35.0 | | ADS1120IRVAT | VQFN | RVA | 16 | 250 | 210.0 | 185.0 | 35.0 | WWW.100Y.COM.TW WWW.100Y.C WWW.100Y.COM.TW PW (R-PDSO-G16) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - D Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G16) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. ## RVA (S-PVQFN-N16) ### PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4209715/B 05/11 NW.100Y.COM.TW NOTE: All linear dimensions are in millimeters # RVA (S-PVQFN-N16) ### PLASTIC QUAD FLATPACK NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-34970699 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. **Products Applications** Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security www.ti.com/space-avionics-defense Power Mgmt power.ti.com Space, Avionics and Defense WW.100Y.COM Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video **RFID** www.ti-rfid.com **OMAP Applications Processors** www.ti.com/omap **TI E2E Community** e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity