CMOS， 240 MHz 10－Bit High Speed Video DAC

```
FEATURES
240 MSPS Throughput Rate
10-Bit D/A Converters
SFDR
    -70 dB typ: f}\mp@subsup{\textrm{f}}{\mathrm{ LK }}{}=50\textrm{MHz};\mp@subsup{\textrm{f}}{\mathrm{ OUt }}{=1 MHz
    -53 dB typ: f
RS-343A/RS-170 Compatible Output
Complementary Outputs
DAC Output Current Range: 2 mA to 26 mA
TTL Compatible Inputs
Internal Voltage Reference (1.23 V) on TSSOP Package
Single Supply +5 V/+3.3 V Operation
28-Lead SOIC Package and 24-Lead TSSOP Package
Low Power Dissipation (30 mW min @ 3 V)
Low Power Standby Mode (10 mW min @ 3 V)
Power-Down Mode (60 mW min @ 3 V)
Power-Down Mode Available on TSSOP Package
Industrial Temperature Range (-40}\mp@subsup{}{}{\circ}\textrm{C}\mathrm{ to +85
APPLICATIONS
Digital Video Systems (1600 × 1200@ 100 Hz)
High Resolution Color Graphics
Digital Radio Modulation
Image Processing
Instrumentation
Video Signal Reconstruction
Direct Digital Synthesis (DDS)
Wireless LAN
```


## GENERAL DESCRIPTION

The ADV7127 $\left(\mathrm{ADV}^{\circledR}\right)$ is a high speed，digital－to－analog con－ vertor on a single monolithic chip．It consists of a 10 －bit， video $\mathrm{D} / \mathrm{A}$ converter with on－board voltage reference，comple－ mentary outputs，a standard TTL input interface and high impedance analog output current sources．

The ADV7127 has a 10－bit wide input port．A single $+5 \mathrm{~V} /$ +3.3 V power supply and clock are all that are required to make the part functional．
The ADV7127 is fabricated in a CMOS process．Its monolithic CMOS construction ensures greater functionality with lower power dissipation．The ADV7127 is available in a small outline 28－lead SOIC or 24－lead TSSOP package．

ADV is a registered trademark of Analog Devices，Inc．

## REV． 0

Information furnished by Analog Devices is believed to be accurate and reliable．However，no responsibility is assumed by Analog Devices for its use，nor for any infringements of patents or other rights of third parties which may result from its use．No license is granted by implication or otherwise under any patent or patent rights of Analog Devices．

FUNCTIONAL BLOCK DIAGRAM


The ADV7127 TSSOP package also has a power－down mode． Both ADV7127 packages have a power standby mode．
The ADV7127 TSSOP package has an on－board voltage refer－ ence circuit．The ADV7127 SOIC package requires an external reference．

## PRODUCT HIGHLIGHTS

1． 240 MSPS Throughput．
2．Guaranteed monotonic to 10 bits．
3．Compatible with a wide variety of high resolution color graphics systems including RS－343A and RS－170A．

```
勝 特 力 材 料 886－3－5753170胜特力电子（上海）86－21－34970699胜特力 电子（深圳）86－755－83298787
```

Http：／／www．100y．com．tw

## ADV7127－SPECIFICATIONS

$$
5 \text { V SO|C SPECIF|CATIONS } \begin{aligned}
& \left(\mathrm{V}_{\mathrm{AA}}=+5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{REF}}=1.235 \mathrm{~V}, \mathrm{R}_{\mathrm{SET}}=560 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF} \text {. All specifications } \mathrm{T}_{\mathrm{MIN}} \text { to } \mathrm{T}_{\mathrm{MAX}}{ }^{1} \text { unless } \text { noted, } \mathrm{T}_{\mathrm{I} M \mathrm{M}}=110^{\circ} \mathrm{C}\right)
\end{aligned}
$$

| Parameter | Min | Typ | Max | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
| STATIC PERFORMANCE |  |  |  |  |  |
| Resolution（Each DAC） | 10 |  |  | Bits |  |
| Integral Nonlinearity（BSL） | －1 | 0.4 | ＋1 | LSB |  |
| Differential Nonlinearity | －1 | 0.25 | ＋1 | LSB | Guaranteed Monotonic |
| DIGITAL AND CONTROL INPUTS |  |  |  |  |  |
| Input High Voltage， $\mathrm{V}_{\mathrm{IH}}$ | 2 |  |  | V |  |
| Input Low Voltage， $\mathrm{V}_{\mathrm{IL}}$ |  |  | 0.8 | V |  |
| Input Current， $\mathrm{I}_{\text {IN }}$ | －1 |  | ＋1 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {IN }}=0.0 \mathrm{~V}$ or $\mathrm{V}_{\text {AA }}$ |
| PSAVE Pull－Up Current |  | 20 |  | $\mu \mathrm{A}$ |  |
| Input Capacitance， $\mathrm{C}_{\text {IN }}$ |  | 10 |  | pF |  |
| ANALOG OUTPUTS |  |  |  |  |  |
| Output Current | 2.0 |  | 18.5 | mA |  |
| Output Compliance Range， $\mathrm{V}_{\mathrm{OC}}$ | 0 |  | ＋1．4 | V |  |
| Output Impedance， $\mathrm{R}_{\text {Out }}$ |  | 100 |  | $\mathrm{k} \Omega$ |  |
| Output Capacitance，Cout |  | 10 |  | pF | $\mathrm{I}_{\text {OUT }}=0 \mathrm{~mA}$ |
| Offset Error | －0．025 |  | ＋0．025 | \％FSR | Tested with DAC Output $=0 \mathrm{~V}$ |
| Gain Error ${ }^{2}$ | －5．0 |  | ＋5．0 | \％FSR | $\mathrm{FSR}=17.62 \mathrm{~mA}$ |
| VOLTAGE REFERENCE（Ext．） |  |  |  |  |  |
| Reference Range， $\mathrm{V}_{\text {REF }}$ | 1.12 | 1.235 | 1.35 | V |  |
| POWER DISSIPATION |  |  |  |  |  |
| Digital Supply Current ${ }^{3}$ |  | 3.4 | 9 | mA | $\mathrm{f}_{\text {CLK }}=50 \mathrm{MHz}$ |
| Digital Supply Current ${ }^{3}$ |  | 10.5 | 15 | mA | $\mathrm{f}_{\text {CLK }}=140 \mathrm{MHz}$ |
| Digital Supply Current ${ }^{3}$ |  | 18 | 25 | mA | $\mathrm{f}_{\text {CLK }}=240 \mathrm{MHz}$ |
| Analog Supply Current |  | 33 | 37 | mA | $\mathrm{R}_{\text {SET }}=560 \Omega$ |
| Analog Supply Current |  | 5 |  | mA | $\mathrm{R}_{\text {SET }}=4933 \Omega$ |
| Standby Supply Current ${ }^{4}$ |  | 2.1 | 5.0 | mA | PSAVE $=$ Low，Digital and Control Inputs at $\mathrm{V}_{\mathrm{AA}}$ |
| Power Supply Rejection Ratio |  | 0.1 | 0.5 | \％／\％ |  |

## NOTES

${ }^{1}$ Temperature range $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}:-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ at 50 MHz and $140 \mathrm{MHz}, 0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ at 240 MHz ．
${ }^{2}$ Gain error $=(($ Measured $(\mathrm{FSC}) / \mathrm{Ideal}(\mathrm{FSC})-1) \times 100)$ ，where Ideal $=\mathrm{V}_{\mathrm{REF}} / \mathrm{R}_{\mathrm{SET}} \times \mathrm{K} \times(3 \mathrm{FFH})$ and $\mathrm{K}=7.9896$ ．
${ }^{3}$ Digital supply is measured with continuous clock with data input corresponding to a ramp pattern and with an input level at 0 V and $\mathrm{V}_{\mathrm{DD}}$ ．
${ }^{4}$ These max $/ \mathrm{min}$ specifications are guaranteed by characterization to be over 4.75 V to 5.25 V range．
Specifications subject to change without notice．

> 勝 特 力 材 料 $886-3-5753170$
> 胜特力电子(上海) $86-21-34970699$
> 胜特力电子(深圳) $86^{-755-83298787}$
> Http://www. 100 y. com. tw
 otherwise noted， $\mathrm{T}_{\mathrm{J} \text { max }}=110^{\circ} \mathrm{C}$ ）

| Parameter | Min | Typ | Max | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
| STATIC PERFORMANCE |  |  |  |  |  |
| Resolution（Each DAC） | 10 |  |  | Bits |  |
| Integral Nonlinearity（BSL） | －1 | 0.4 | ＋1 | LSB |  |
| Differential Nonlinearity | －1 | 0.25 | ＋1 | LSB | Guaranteed Monotonic |
| DIGITAL AND CONTROL INPUTS |  |  |  |  |  |
| Input High Voltage， $\mathrm{V}_{\mathrm{IH}}$ | 2 |  |  | V |  |
| Input Low Voltage， $\mathrm{V}_{\text {II }}$ |  |  | 0.8 | V |  |
| PDOWN Input High Voltage ${ }^{2}$ |  | 3 |  | V |  |
| PDOWN Input Low Voltage ${ }^{2}$ |  | 1 |  | V |  |
| Input Current， $\mathrm{I}_{\text {IN }}$ | －1 |  | ＋1 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {IN }}=0.0 \mathrm{~V}$ or $\mathrm{V}_{\text {AA }}$ |
| PSAVE Pull－Up Current |  | 20 |  | $\mu \mathrm{A}$ |  |
| PDOWN Pull－Up Current |  | 20 |  | $\mu \mathrm{A}$ |  |
| Input Capacitance， $\mathrm{C}_{\text {IN }}$ |  | 10 |  | pF |  |
| ANALOG OUTPUTS |  |  |  |  |  |
| Output Current | 2.0 |  | 18.5 | mA |  |
| Output Compliance Range， $\mathrm{V}_{\mathrm{OC}}$ | 0 |  | ＋1．4 | V |  |
| Output Impedance， $\mathrm{R}_{\text {out }}$ |  | 100 |  | ${ }^{\mathrm{k}}$ ת |  |
| Output Capacitance，Cout |  | 10 |  | pF | $\mathrm{I}_{\text {Out }}=0 \mathrm{~mA}$ |
| Offset Error ${ }_{\text {Gain Error }}{ }^{3}$ | -0.025 -5.0 |  | +0.025 +5.0 | \％FSR | Tested with DAC Output $=0 \mathrm{~V}$ FSR $=17.62 \mathrm{~mA}$ |
| Gain Error ${ }^{3}$ |  |  | ＋5．0 | \％FSR | FSR $=17.62 \mathrm{~mA}$ |
| VOLTAGE REFERENCE（Ext．and Int．）${ }^{4}$ Reference Range， $\mathrm{V}_{\text {REF }}$ |  |  |  |  |  |
| Reference Range，VRef | 1.12 | 1.235 | 1.35 | V |  |
| POWER DISSIPATION |  |  |  |  |  |
| Digital Supply Current5 |  | 1.5 | 3 | mA | $\mathrm{f}_{\text {CLK }}=50 \mathrm{MHz}$ |
| Digital Supply Current ${ }^{5}$ |  | 4 | 6 | mA | $\mathrm{f}_{\text {CLK }}=140 \mathrm{MHz}$ |
| Digital Supply Current ${ }^{5}$ |  | 6.5 | 10 | mA | $\mathrm{f}_{\text {CLK }}=240 \mathrm{MHz}$ |
| Analog Supply Current |  | 23 | 27 | mA | $\mathrm{R}_{\text {SET }}=560 \Omega$ |
| Analog Supply Current |  | 5 |  | mA | $\mathrm{R}_{\text {SET }}=4933 \Omega$ |
| Standby Supply Current ${ }^{6}$ |  | 3.8 | 6 | mA | PSAVE＝Low，Digital and Control Inputs at $\mathrm{V}_{\mathrm{AA}}$ |
| PDOWN Supply Current ${ }^{2}$ |  | 1 |  | mA |  |
| Power Supply Rejection Ratio |  | 0.1 | 0.5 | \％／\％ |  |

[^0]
## ADV7127－SPECIFICATIONS

3．3 V SOIC SPECIFICATIONS ${ }^{1} \begin{aligned} & \left(V_{A A}=+3.0 \mathrm{~V}-3.6 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=1.235 \mathrm{~V}, \mathrm{R}_{\text {SET }}=560 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF} \text { ．All specifications } \mathrm{T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }}{ }^{2}\right. \\ & \left.\text { unless otherwise noted，} \mathrm{T}_{\mathrm{J} \text { MAX }}=110^{\circ} \mathrm{C}\right)\end{aligned}$

| Parameter | Min | Typ | Max | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
| STATIC PERFORMANCE <br> Resolution（Each DAC） <br> Integral Nonlinearity（BSL） Differential Nonlinearity | $\begin{aligned} & -1 \\ & -1 \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 0.25 \end{aligned}$ | $\begin{aligned} & 10 \\ & +1 \\ & +1 \end{aligned}$ | Bits <br> LSB <br> LSB | $\begin{aligned} & \mathrm{R}_{\mathrm{SET}}=680 \Omega \\ & \mathrm{R}_{\mathrm{SET}}=680 \Omega \\ & \mathrm{R}_{\mathrm{SET}}=680 \Omega \end{aligned}$ |
| DIGITAL AND CONTROL INPUTS <br> Input High Voltage， $\mathrm{V}_{\mathrm{IH}}$ Input Low Voltage， $\mathrm{V}_{\mathrm{IL}}$ Input Current， $\mathrm{I}_{\mathrm{IN}}$ PSAVE Pull－Up Current Input Capacitance， $\mathrm{C}_{\mathrm{IN}}$ | $\begin{gathered} 2.0 \\ -1 \end{gathered}$ | $\begin{aligned} & 0.8 \\ & 20 \\ & 10 \end{aligned}$ | ＋1 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mathrm{pF} \end{aligned}$ | $\mathrm{V}_{\mathrm{IN}}=0.0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{DD}}$ |
| ANALOG OUTPUTS <br> Output Current Output Compliance Range， $\mathrm{V}_{\mathrm{OC}}$ Output Impedance， $\mathrm{R}_{\text {OUT }}$ Output Capacitance， $\mathrm{C}_{\text {OUt }}$ Offset Error Gain Error ${ }^{3}$ |  | $\begin{aligned} & 70 \\ & 10 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 18.5 \\ & +1.4 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~V} \\ & \mathrm{k} \Omega \\ & \mathrm{pF} \\ & \% \mathrm{FSR} \\ & \% \mathrm{FSR} \end{aligned}$ | $\begin{aligned} & \text { Tested with DAC Output }=0 \mathrm{~V} \\ & \text { FSR }=17.62 \mathrm{~mA} \end{aligned}$ |
| VOLTAGE REFERENCE（Ext．） <br> Reference Range， $\mathrm{V}_{\text {REF }}$ | 1.12 | 1.235 | 1.35 | V |  |
| POWER DISSIPATION <br> Digital Supply Current ${ }^{4}$ Digital Supply Current ${ }^{4}$ Digital Supply Current ${ }^{4}$ Analog Supply Current Analog Supply Current Standby Supply Current <br> Power Supply Rejection Ratio |  | $\begin{aligned} & 2.2 \\ & 6.5 \\ & 11 \\ & 32 \\ & 5 \\ & 2.4 \\ & \\ & 0.1 \end{aligned}$ | 5.0 <br> 12.0 <br> 15 <br> 35 <br> 5.0 <br> 0.5 | mA <br> mA <br> mA <br> mA <br> mA <br> mA <br> \％／\％ | $\begin{aligned} & \mathrm{f}_{\mathrm{CLK}}=50 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{CLK}}=140 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{CLK}}=240 \mathrm{MHz} \\ & \mathrm{R}_{\mathrm{SET}}=560 \Omega \\ & \mathrm{R}_{\mathrm{SET}}=4933 \Omega \\ & \text { PSAVE }=\text { Low, Digital and Control } \\ & \text { Inputs at } \mathrm{V}_{\mathrm{DD}} \end{aligned}$ |

## NOTES

${ }^{1}$ These $\mathrm{max} / \mathrm{min}$ specifications are guaranteed by characterization to be over 3.0 V to 3.6 V range．
${ }^{2} \mathrm{Temperature}$ range $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}:-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ at 50 MHz and $140 \mathrm{MHz}, 0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ at 240 MHz ．
${ }^{3}$ Gain error $=(($ Measured $(\mathrm{FSC}) / \mathrm{Ideal}(\mathrm{FSC})-1) \times 100)$ ，where Ideal $=\mathrm{V}_{\mathrm{REF}} / \mathrm{R}_{\text {SET }} \times \mathrm{K} \times(3 \mathrm{FFH})$ and $\mathrm{K}=7.9896$ ．
${ }^{4}$ Digital supply is measured with continuous clock with data input corresponding to a ramp pattern and with an input level at 0 V and $\mathrm{V}_{\mathrm{DD}}$ ．
Specifications subject to change without notice．

> 勝 特 力 材 料 $886-3-5753170$胜特力电子(上海) $86-21-34970699$胜特力电子(深圳) $86-755-83298787$
> Http://www. 100 y. com. tw

3．3 V TSSOP SPECIF｜CATIONS ${ }^{1} \begin{aligned} & \left(V_{A A}=+3.0 \mathrm{~V}-3.6 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=1.235 \mathrm{~V}, \mathrm{R}_{\text {SET }}=560 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF} \text { ．All specifications } \mathrm{T}_{\text {MIN }} \text { to } \mathrm{T}_{\mathrm{MAX}}{ }^{2}\right. \\ & \left.\text { unless otherwise noted，} \mathrm{T}_{\mathrm{J}} \mathrm{MAX}=110^{\circ} \mathrm{C}\right)\end{aligned}$

| Parameter | Min | Typ | Max | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
| STATIC PERFORMANCE <br> Resolution（Each DAC） Integral Nonlinearity（BSL） Differential Nonlinearity | $\begin{aligned} & -1 \\ & -1 \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 0.25 \end{aligned}$ | $\begin{aligned} & 10 \\ & +1 \\ & +1 \end{aligned}$ | $\begin{aligned} & \text { Bits } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{SET}}=680 \Omega \\ & \mathrm{R}_{\mathrm{SET}}=680 \Omega \\ & \mathrm{R}_{\mathrm{SET}}=680 \Omega \end{aligned}$ |
| DIGITAL AND CONTROL INPUTS <br> Input High Voltage， $\mathrm{V}_{\mathrm{IH}}$ Input Low Voltage， $\mathrm{V}_{\mathrm{IL}}$ PDOWN Input High Voltage ${ }^{3}$ PDOWN Input Low Voltage ${ }^{3}$ Input Current， $\mathrm{I}_{\mathrm{IN}}$ PSAVE Pull－Up Current Input Capacitance， $\mathrm{C}_{\text {IN }}$ | 2.0 0 -1 | $\begin{aligned} & 0.8 \\ & 2.1 \\ & 0.6 \\ & 20 \\ & 10 \end{aligned}$ | ＋1 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mathrm{pF} \end{aligned}$ | $\mathrm{V}_{\mathrm{IN}}=0.0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{DD}}$ |
| ANALOG OUTPUTS <br> Output Current <br> Output Compliance Range， $\mathrm{V}_{\mathrm{OC}}$ <br> Output Impedance， $\mathrm{R}_{\text {OUT }}$ <br> Output Capacitance，Cout <br> Offset Error <br> Gain Error ${ }^{4}$ | $\begin{aligned} & 2.0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 70 \\ & 10 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 18.5 \\ & +1.4 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~V} \\ & \mathrm{k} \Omega \\ & \mathrm{pF} \\ & \% \mathrm{FSR} \\ & \% \text { FSR } \end{aligned}$ | Tested with DAC Output $=0 \mathrm{~V}$ $\mathrm{FSR}=17.62 \mathrm{~mA}$ |
| VOLTAGE REFERENCE（Ext．） <br> Reference Range，$V_{\text {ReF }}$ | 1.12 | 1.235 | 1.35 | V |  |
| VOLTAGE REFERENCE（Int．）${ }^{5}$ <br> Reference Range，$V_{\text {REF }}$ |  | 1.235 |  | V |  |
| POWER DISSIPATION <br> Digital Supply Current ${ }^{6}$ Digital Supply Current ${ }^{6}$ Digital Supply Current ${ }^{6}$ Analog Supply Current Analog Supply Current Standby Supply Current PDOWN Supply Current Power Supply Rejection Ratio |  | 1 2.5 4 22 5 2.6 20 0.1 | $\begin{aligned} & 2 \\ & 4.5 \\ & 6 \\ & 25 \\ & 3 \\ & \\ & 0.5 \end{aligned}$ | mA <br> mA <br> mA <br> mA <br> mA <br> mA <br> $\mu \mathrm{A}$ <br> \％／\％ | $\begin{aligned} & \mathrm{f}_{\mathrm{CLK}}=50 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{CLK}}=140 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{CLK}}=240 \mathrm{MHz} \\ & \mathrm{R}_{\mathrm{SET}}=560 \Omega \\ & \mathrm{R}_{\mathrm{SET}}=4933 \Omega \end{aligned}$ <br> PSAVE $=$ Low，Digital and Control Inputs at $V_{D D}$ |

[^1]Http：／／www．100y．com．tw

5 V／3 3 V DYNAMIC SPFCIFICATIONS $\begin{gathered}\left(V_{\text {AA }}=(3 \mathrm{~V}-5.25 \mathrm{~V})^{1}, V_{\text {REF }}=1.235 \mathrm{~V}, \mathrm{R}_{\text {SET }}=560 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF} \text { ．All specifications } .\right.\end{gathered}$ are for $T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted， $\mathrm{T}_{\mathrm{Jmax}}=110^{\circ} \mathrm{C}$ ）

| Parameter | Min | Typ |
| :--- | :---: | :---: |
| DAC PERFORMANCE |  | Max |
| Glitch Impulse ${ }^{2,3}$ |  | Units |
| Data Feedthrough $^{2,3}$ | 10 |  |
| Clock Feedthrough $^{2,3}$ |  | 22 |
| pVs |  |  |

## NOTES

${ }^{1}$ These max／min specifications are guaranteed by characterization．
${ }^{2} \mathrm{TTL}$ input values are for 0 V and 3 V with input rise／fall times $\leq 3 \mathrm{~ns}$ ，measured at the $10 \%$ and $90 \%$ points．Timing reference points at $50 \%$ for inputs and outputs． ${ }^{3}$ Clock and data feedthrough is a function of the amount of overshoot and undershoot on the digital inputs．Glitch impulse includes clock and data feedthrough．
Specifications subject to change without notice．

##  unless otherwise noted， $\mathrm{T}_{\mathrm{J}}$ max $=110^{\circ} \mathrm{C}$ ）



[^2]> 勝 特 力 材 料 $886-3-5753170$胜特力电子(上海) $86-21-34970699$胜特力电子(深圳) $86-755^{-}-83298787$
> Http://www. 100 y. com. tw

## 

| Parameter | Min | Typ | Max | Units | Condition |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG OUTPUTS |  |  |  |  |  |
| Analog Output Delay， $\mathrm{t}_{6}$ |  | 7.5 |  | ns |  |
| Analog Output Rise／Fall Time， $\mathrm{t}_{7}{ }^{4}$ |  | 1.0 |  |  |  |
| Analog Output Transition Time， $\mathrm{t}_{8}{ }^{5}$ |  | 15 |  | ns |  |
| Analog Output Skew， $\mathrm{t}_{9}{ }^{6}$ |  | 1 | 2 | ns |  |
| CLOCK CONTROL |  |  |  |  |  |
| $\mathrm{f}_{\mathrm{CLK}}^{7}$ |  |  | 50 | MHz | 50 MHz Grade |
| $\mathrm{f}_{\text {CLK }}{ }^{7}$ |  |  | 140 | MHz | 140 MHz Grade |
| $\mathrm{f}_{\text {CLK }}{ }^{7} \longrightarrow$ |  |  | 240 | MHz | 240 MHz Grade |
| Data and Control Setup， $\mathrm{t}_{2}{ }^{6}$ | 1.5 |  |  |  |  |
| Data and Control Hold， $\mathrm{t}_{2}{ }^{6}$ | 2.5 |  |  | ns |  |
| Clock Pulsewidth High， $\mathrm{t}_{4}$ |  | 1.1 |  | ns | $\mathrm{f}_{\text {MAX }}=240 \mathrm{MHz}$ |
| Clock Pulsewidth Low $\mathrm{t}_{5}{ }^{6}$ |  | 1.4 |  | ns | $\mathrm{f}_{\text {MAX }}=240 \mathrm{MHz}$ |
| Clock Pulsewidth High $\mathrm{t}_{4}{ }^{6}$ | 2.85 |  |  | ns | $\mathrm{f}_{\text {MAX }}=140 \mathrm{MHz}$ |
| Clock Pulsewidth Low $\mathrm{t}_{5}{ }^{6}$ | 2.85 |  |  | ns | $\mathrm{f}_{\text {MAX }}=140 \mathrm{MHz}$ |
| Clock Pulsewidth High $\mathrm{t}_{4}{ }^{6}$ | 8.0 |  |  | ns | $\mathrm{f}_{\mathrm{MAX}}=50 \mathrm{MHz}$ |
| Clock Pulsewidth Low $\mathrm{t}_{5}{ }^{6}$ | 8.0 |  |  | ns | $\mathrm{f}_{\text {MAX }}=50 \mathrm{MHz}$ |
| Pipeline Delay， $\mathrm{tPD}{ }^{6}$ | 1.0 | 1.0 | 1.0 | Clock Cycles |  |
| PSAVE Up Time， $\mathrm{t}_{10}{ }^{6}$ |  | 4 | 10 | ns |  |
| PDOWN Up Time， $\mathrm{t}_{11}{ }^{8}$ |  | 320 |  | ns |  |

## NOTES

${ }^{1}$ Timing specifications are measured with input levels of $3.0 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{IH}}\right)$ and $0 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{IL}}\right) 0$ for both 5 V and 3.3 V supplies．
${ }^{2}$ These maximum and minimum specifications are guaranteed over this range．
${ }^{3}$ Temperature range： $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}:-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ at 50 MHz and $140 \mathrm{MHz}, 0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ at 240 MHz ．
${ }^{4}$ Rise time was measured from the $10 \%$ to $90 \%$ point of zero to full－scale transition，fall time from the $90 \%$ to $10 \%$ point of a full－scale transition．
${ }^{5}$ Measured from $50 \%$ point of full－scale transition to $2 \%$ of final value．
${ }^{6}$ Guaranteed by characterization．
${ }^{7} \mathrm{f}_{\text {CLK }}$ max specification production tested at 125 MHz and 5 V limits specified here are guaranteed by characterization．
${ }^{8}$ This power－down feature is only available on the ADV7127 in the TSSOP package．
Specifications subject to change without notice．


NOTES：
1．OUTPUT DELAY $\left(\mathrm{t}_{6}\right)$ MEASURED FROM THE $50 \%$ POINT OF THE RISING EDGE OF CLOCK TO THE 50\％POINT OF FULL SCALE TRANSITION．
2．OUTPUT RISE／FALL TIME $\left(\mathrm{t}_{7}\right)$ MEASURED BETWEEN THE $10 \%$ AND $90 \%$ POINTS OF FULL SCALE TRANSITION．
3．TRANSITION TIME（ $\mathrm{t}_{8}$ ）MEASURED FROM THE $50 \%$ POINT OF FULL SCALE TRANSITION TO WITHIN 2\％OF THE FINAL OUTPUT VALUE．

Figure 1．Timing Diagram

> 勝 特 力 材 料 $886-3-5753170$胜特力电子(上海) $86^{-21-34970699}$胜特力电子(堔圳) $86^{-755-83298787}$
> Http://www. 100 y. com. tw

## ADV7127

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{V}_{\mathrm{AA}}$ to GND ．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．+7 V
Voltage on any Digital Pin ．．．．GND -0.5 V to $\mathrm{V}_{\mathrm{AA}}+0.5 \mathrm{~V}$ Ambient Operating Temperature $\left(\mathrm{T}_{\mathrm{A}}\right) \quad \ldots . .-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ Storage Temperature（ $\mathrm{T}_{\mathrm{S}}$ ）．．．．．．．．．．．．．．$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Junction Temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ ．．．．．．．．．．．．．．．．．．．．$+150^{\circ} \mathrm{C}$ Lead Temperature（Soldering， 10 sec ）．．．．．．．．．．．$+300^{\circ} \mathrm{C}$ Vapor Phase Soldering（1 Minute）．．．．．．．．．．．．．．．． $220^{\circ} \mathrm{C}$ I

## NOTES

${ }^{1}$ Stresses above those listed under Absolute Maximum Ratings may cause perma－ nent damage to the device．This is a stress rating only；functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied．Exposure to absolute maximum rating condi－ tions for extended periods may affect device reliability．
${ }^{2}$ Analog Output Short Circuit to any Power Supply or Common can be of an indefinite duration．

## PIN CONFIGURATIONS




## ORDERING GUIDE ${ }^{1}$

|  | Speed Options |  |  |
| :--- | :--- | :--- | :--- |
| Package | $\mathbf{5 0} \mathbf{M H z}$ | $\mathbf{1 4 0} \mathbf{M H z}$ | $\mathbf{2 4 0} \mathbf{M H z}$ |
| R－28 | ADV7127KR50 | ADV7127KR140 | ADV7127JR240 |
| RU－24 ${ }^{3}$ | ADV7127KRU50 | ADV7127KRU140 | ADV7127JRU240 |

NOTES
${ }^{1} 50 \mathrm{MHz}$ and 140 MHz devices are specified for $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ operation； 240 MHz devices are specified for $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ ．
${ }^{2}$ SOIC Package．
${ }^{3}$ TSSOP Package．

## CAUTION

ESD（electrostatic discharge）sensitive device．Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection． Although the ADV7127 features proprietary ESD protection circuitry，permanent damage may occur on devices subjected to high energy electrostatic discharges．Therefore，proper ESD precautions are recommended to avoid performance degradation or loss of functionality．

> 勝 特 力 材 料 $886-3-5753170$
> 胜特力电子(上海) $86-21-34970699$
> 胜特力电子(深圳) $86-755-83298787$
> Http://www. 100 y. com. tw

## PIN FUNCTION DESCRIPTIONS

| Pin <br> Mnemonic | Function |
| :---: | :---: |
| CLOCK | Clock Input（TTL Compatible）．The rising edge of CLOCK latches the R0－R9，G0－G9，B0－B9，$\overline{\text { SYNC }}$ and BLANK pixel and control inputs．It is typically the pixel clock rate of the video system．CLOCK should be driven by a dedicated TTL buffer． |
| D0－D9 | Data Inputs（TTL Compatible）．Data is latched on the rising edge of CLOCK．D0 is the least significant data bit． Unused data inputs should be connected to either the regular PCB power or ground plane． |
| $\mathrm{I}_{\text {OUT }}$ | Current Output．This high impedance current source is capable of directly driving a doubly terminated $75 \Omega$ coaxial cable． |
| $\mathrm{R}_{\text {SET }}$ | Full－Scale Adjust Control．A resistor（ $\mathrm{R}_{\mathrm{SET}}$ ）connected between this pin and GND controls the magnitude of the full－scale video signal．Note that the IRE relationships are maintained，regardless of the full－scale output current． The relationship between $\mathrm{R}_{\text {SET }}$ and the full－scale output current on $\mathrm{I}_{\mathrm{OUT}}$ is given by： $I_{O U T}(m A)=7968 \times V_{R E F}(V) / R_{S E T}(\Omega)$ |
| COMP | Compensation Pin．This is a compensation pin for the internal reference amplifier．A $0.1 \mu \mathrm{~F}$ ceramic capacitor must be connected between COMP and $\mathrm{V}_{\mathrm{AA}}$ ． |
| $\mathrm{V}_{\text {REF }}$ | Voltage Reference Input．An external 1.23 V voltage reference must be connected to this pin．The use of an exter－ nal resistor divider network is not recommended．A $0.1 \mu \mathrm{~F}$ decoupling ceramic capacitor should be connected between $\mathrm{V}_{\mathrm{REF}}$ and $\mathrm{V}_{\mathrm{AA}}$ ． |
| $\mathrm{V}_{\text {AA }}$ | Analog Power Supply（ $5 \mathrm{~V} \pm 5 \%$ ）．All $\mathrm{V}_{\text {AA }}$ pins on the ADV7127 must be connected． |
| GND | Ground．All GND pins must be connected． |
| $\overline{\mathrm{I}_{\text {OUT }}}$ | Differential Current Output．Capable of directly driving a doubly terminated $75 \Omega$ load．If not required，this out－ put should be tied to ground． |
| $\overline{\text { PSAVE }}$ | Power Save Control Pin．The part is put into standby mode when $\overline{\text { PSAVE }}$ is low．The internal voltage reference circuit is still active on the TSSOP in this case． |
| $\overline{\text { PDOWN }}$ | Power－Down Control Pin（24－Lead TSSOP Only）．The ADV7127 completely powers down，including the voltage reference circuit，when PDOWN is low． |

## TERMINOLOGY

## Color Video（RGB）

This usually refers to the technique of combining the three primary colors of red，green and blue to produce color pictures within the usual spectrum．In RGB monitors，three DACs are required，one for each color．

## Gray Scale

The discrete levels of video signal between reference black and reference white levels．A 10－bit DAC contains 1024 different levels，while an 8 －bit DAC contains 256.

## Raster Scan

The most basic method of sweeping a CRT one line at a time to generate and display images．

## Reference Black Level

The maximum negative polarity amplitude of the video signal．

## Reference White Level

The maximum positive polarity amplitude of the video signal．

## Video Signal

That portion of the composite video signal which varies in gray scale levels between reference white and reference black．Also referred to as the picture signal，this is the portion that may be visually observed．

```
勝 特 力 材 料 886-3-5753170
胜特力电子(上海) 86-21-34970699
胜特力电子(深圳) 86-755-83298787
    Http://www. 100y. com. tw
```


## 5 V－Typical Performance Characteristics

$\left(\mathrm{V}_{\mathrm{AA}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=1.235 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=17.62 \mu \mathrm{~A}, 50 \Omega\right.$ Doubly Terminated Load，Differential Output Loading， $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)$


Figure 2．SFDR vs．$f_{\text {OUt }} @ f_{\text {CLOCK }}=$ 140 MHz （Single－Ended and Differential）


Figure 5．THD vs．$f_{\text {CLOCK }} @ f_{\text {OUT }}=$ 2 MHz （2nd，3rd and 4th Harmonics）


Figure 8．SFDR（Single－Tone）＠ $f_{\text {CLOCK }}=140 \mathrm{MHz}\left(f_{\text {OUT1 }}=2 \mathrm{MHz}\right)$


Figure 3．SFDR vs．$f_{\text {OUt }} @ f_{\text {CLOCK }}=$ 50 MHz （Single－Ended and Differential）


Figure 6．Linearity vs．Iout


Figure 9．Single－Tone SFDR＠$f_{C L O C K}$ $=140 \mathrm{MHz}\left(f_{\text {OUT1 }}=20 \mathrm{MHz}\right)$


Figure 4．SFDR vs．Temperature＠ $f_{\text {CLOCK }}=50 \mathrm{MHz}\left(f_{\text {OUT }}=1 \mathrm{MHz}\right)$


Figure 7．Typical Linearity


Figure 10．Dual－Tone SFDR＠flock $=140 \mathrm{MHz}\left(f_{\text {OUT1 }}=13.5 \mathrm{MHz}, f_{\text {OUT2 }}=\right.$ 14．5 MHz）

## 3 V－Typical Performance Characteristics

$\left(\mathrm{V}_{\text {AA }}=+3 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=1.235 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=17.62 \mu \mathrm{~A}, 50 \Omega\right.$ Doubly Terminated Load，Differential Output Loading， $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)$


Figure 11．SFDR vs．$f_{\text {Out }}$＠$f_{\text {CLOCk }}=$ 140 MHz（Single－Ended and Differential）


Figure 14．THD vs．$f_{\text {CLOCK }} @ f_{\text {OUT }}=$ 2 MHz （2nd，3rd and 4th Harmonics）


Figure 17．Single－Tone SFDR＠ $f_{\text {CLOCK }}=140 \mathrm{MHz}\left(f_{\text {OUT1 }}=2 \mathrm{MHz}\right)$


Figure 12．SFDR vs．fout＠$f_{\text {CLOCK }}=$ 50 MHz （Single－Ended and Differential）


Figure 15．Linearity vs．Iout


Figure 18．Single－Tone SFDR＠ $f_{\text {CLOCK }}=140 \mathrm{MHz}$（fout1 $=20 \mathrm{MHz}$ ）


Figure 13．SFDR vs．Temperature＠ $f_{\text {CLOCK }}=50 \mathrm{MHz}$ ，（foUT $\left.=1 \mathrm{MHz}\right)$


Figure 16．Typical Linearity


Figure 19．Dual－Tone SFDR＠$f_{\text {CLock }}$ $=140 \mathrm{MHz}\left(f_{\text {OUT } 1}=13.5 \mathrm{MHz}, f_{\text {OUT } 2}=\right.$ 14．5 MHz）

## ADV7127

## CIRCUIT DESCRIPTION AND OPERATION

The ADV7127 contains one 10－bit D／A converter，with one input channel containing a 10 －bit register．A reference amplifier is also integrated on board the part．

## Digital Inputs

Ten bits of data（color information）D0－D9 are latched into the device on the rising edge of each clock cycle．This data is pre－ sented to the 10 －bit DAC and is then converted to an analog output waveform．See Figure 20.


Figure 20．Video Data Input／Output
All these digital inputs are specified to accept TTL logic levels．

## Clock Input

The CLOCK input of the ADV7127 is typically the pixel clock rate of the system．It is also known as the dot rate．The dot rate， and hence the required CLOCK frequency，will be determined by the on－screen resolution，according to the following equation：

| Dot Rate | $($ Horiz Res $) \times($ Vert Res $) \times($ Refresh Rate $) /$ <br> （Retrace Factor） |
| :---: | :---: |
| Horiz Res | ＝Number of Pixels／Line． |
| Vert Res | ＝Number of Lines／Frame． |
| Refresh Rate | $=$ Horizontal Scan Rate．This is the rate at which the screen must be refreshed，typically 60 Hz for a noninterlaced system or 30 Hz for an interlaced system． |
| Retrace Factor | $=$ Total Blank Time Factor．This takes into account that the display is blanked for a certain fraction of the total duration of each frame（e．g．，0．8）． |
|  | Therefore，if we have a graphics system with a $1024 \times 1024$ resolution，a noninterlaced 60 Hz refresh rate and a retrace factor of 0.8 ， then： |
| Dot Rate | $\begin{aligned} & =1024 \times 1024 \times 60 / 0.8 \\ & =78.6 \mathrm{MHz} \end{aligned}$ |

The required CLOCK frequency is thus 78.6 MHz ．

All video data and control inputs are latched into the ADV7127 on the rising edge of CLOCK，as previously described in the Digital Inputs section．It is recommended that the CLOCK input to the ADV7127 be driven by a TTL buffer（e．g．， 74 F 244 ）．


Figure 21．Iout Video Output Waveform
Table I．Video Output Truth Table（RSET $=560 \Omega$ ， $R_{\text {LOAD }}=37.5 \Omega$ ）

| Description <br> Data | $\mathbf{I}_{\text {Out }}$ | $\overline{\mathbf{I}_{\text {OuT }}}$ | DAC <br> Input |
| :--- | :--- | :--- | :--- |
| WHITE LEVEL | 17.62 | 0 | 3 FF |
| VIDEO | Video | $17.62-$ Video | Data |
| BLACK LEVEL | 0 | 17.62 | 000 H |

## Power Management

The PSAVE input of the ADV7127 puts the part into standby mode．It is used to reduce power consumption．When PSAVE is low，the power may be reduced to approximately 10 mW at 3 V．The ADV7127 in TSSOP package also has a power－down feature where the entire part，including the voltage reference circuit，is powered down．In this case，power on the ADV7127 can be reduced to $60 \mu \mathrm{~W}$ at 3 V ．

Table II．Power Management

| Mode | ADV7127 TSSOP | ADV7127 SOIC |
| :--- | :--- | :--- |
| Power－Save <br> Power－Down | 10 mW Typically at 3 V <br> Power $60 \mu \mathrm{~W}$ at 3 V | 10 mW Typically at 3 V |
| Not Available |  |  |

## Reference Input

The ADV7127 has an on－board voltage reference．The VREF pin is normally terminated to $\mathrm{V}_{\mathrm{AA}}$ through a $0.1 \mu \mathrm{~F}$ capacitor． Alternatively，the part could，if required，be overdriven by an external 1．23 V reference（AD1580）．

A resistance $\mathrm{R}_{\text {SET }}$ connected between the $\mathrm{R}_{\text {SET }}$ pin and GND determines the amplitude of the output video level according to the following equation：

$$
\begin{equation*}
I_{\text {OUT }}(m A)=7,968 \times V_{R E F}(V) / R_{S E T}(\Omega) \tag{1}
\end{equation*}
$$

Using a variable value of $\mathrm{R}_{\mathrm{SET}}$ ，as shown in Figure 22，allows for accurate adjustment of the analog output video levels．Use of a fixed $560 \Omega \mathrm{R}_{\text {SET }}$ resistor yields the analog output levels as quoted in the specification page．These values typically correspond to the RS－343A video waveform values as shown in Figure 21.

## 勝 特 力 材 料 886－3－5753170

胜特力电子（上海）86－21－34970699胜特力 电子（深圳）86－755－83298787Http：／／www．100y．com．tw

## D／A Converter

The ADV7127 contains a 10 －bit D／A converter．The DAC is designed using an advanced，high speed，segmented architec－ ture．The bit currents corresponding to each digital input are routed to either the analog output（bit $=$＂ 1 ＂）or GND（bit＝ ＂ 0 ＂）by a sophisticated decoding scheme．The use of identical current sources in a monolithic design guarantees monotonicity and low glitch．The on－board operational amplifier stabilizes the full－scale output current against temperature and power supply variations．

## Analog Output

The analog output of the ADV7127 is a high impedance current source．The current output is capable of directly driving a $37.5 \Omega$ load，such as a doubly terminated $75 \Omega$ coaxial cable． Figure 22 shows the required configuration for the output con－ nected into a doubly terminated $75 \Omega$ load．This arrangement will develop RS－343A video output voltage levels across a $75 \Omega$ monitor．


Figure 22．Analog Output Termination for RS－343A
A suggested method of driving RS－170 video levels into a $75 \Omega$ monitor is shown in Figure 23．The output current level of the DAC remains unchanged，but the source termination resistance， $\mathrm{Z}_{\mathrm{S}}$ ，on the DAC is increased from $75 \Omega$ to $150 \Omega$ ．


Figure 23．Analog Output Termination for RS－170
More detailed information regarding load terminations for vari－ ous output configurations，including RS－343A and RS－170，is available in an Application Note entitled＂Video Formats \＆ Required Load Terminations＂available from Analog Devices， publication no．E1228－15－1／89．
Figure 21 shows the video waveforms associated with the current output driving the doubly terminated $75 \Omega$ load of Figure 22.

## Gray Scale Operation

The ADV7127 can be used for stand－alone，gray scale（mono－ chrome）or composite video applications（i．e．，only one channel used for video information）．

## Video Output Buffer

The ADV7127 is specified to drive transmission line loads， which is what most monitors are rated as．The analog output configurations to drive such loads are described in the Analog Interface section and illustrated in Figure 23．However，in some applications it may be required to drive long＂transmission line＂ cable lengths．Cable lengths greater than 10 meters can attenu－ ate and distort high frequency analog output pulses．The inclu－ sion of output buffers will compensate for some cable distortion． Buffers with large full power bandwidths and gains between two and four will be required．These buffers will also need to be able to supply sufficient current over the complete output voltage swing．Analog Devices produces a range of suitable op amps for such applications．These include the AD84x series of monolithic op amps．In very high frequency applications（ 80 MHz ），the AD9617 is recommended．More information on line driver buffering circuits is given in the relevant op amp data sheets．
Use of buffer amplifiers also allows implementation of other video standards besides RS－343A and RS－170．Altering the gain components of the buffer circuit will result in any desired video level．


Figure 24．AD848 As an Output Buffer

## PC Board Layout Considerations

The ADV7127 is optimally designed for lowest noise perfor－ mance，both radiated and conducted noise．To complement the excellent noise performance of the ADV7127 it is imperative that great care be given to the PC board layout．Figure 25 shows a recommended connection diagram for the ADV7127．
The layout should be optimized for lowest noise on the ADV7127 power and ground lines．This can be achieved by shielding the digital inputs and providing good decoupling．The lead length between groups of $\mathrm{V}_{\mathrm{AA}}$ and GND pins should be minimized to inductive ringing．

## Ground Planes

The ADV7127 and associated analog circuitry，should have a separate ground plane referred to as the analog ground plane． This ground plane should connect to the regular PCB ground plane at a single point through a ferrite bead，as illustrated in Figure 25．This bead should be located as close as possible （within 3 inches）to the ADV7127．
The analog ground plane should encompass all ADV7127 ground pins，voltage reference circuitry，power supply bypass circuitry，the analog output traces and any output amplifiers．
The regular PCB ground plane area should encompass all the digital signal traces，excluding the ground pins，leading up to the ADV7127．

勝 特 力 材 料 886－3－5753170胜特力电子（上海）86－21－34970699胜特力 电子（深圳）86－755－83298787

## ADV7127

## Power Planes

The PC board layout should have two distinct power planes， one for analog circuitry and one for digital circuitry．The analog power plane should encompass the ADV7127（ $\mathrm{V}_{\mathrm{AA}}$ ）and all associated analog circuitry．This power plane should be con－ nected to the regular PCB power plane（ $\mathrm{V}_{\mathrm{CC}}$ ）at a single point through a ferrite bead，as illustrated in Figure 25．This bead should be located within three inches of the ADV7127．
The PCB power plane should provide power to all digital logic on the PC board，and the analog power plane should provide power to all ADV7127 power pins，voltage reference circuitry and any output amplifiers．
The PCB power and ground planes should not overlay portions of the analog power plane．Keeping the PCB power and ground planes from overlaying the analog power plane will contribute to a reduction in plane－to－plane noise coupling．

## Supply Decoupling

Noise on the analog power plane can be further reduced by the use of multiple decoupling capacitors（see Figure 25）．
Optimum performance is achieved by the use of $0.1 \mu \mathrm{~F}$ ceramic capacitors．Each of the two groups of $\mathrm{V}_{\mathrm{AA}}$ should be individually decoupled to ground．This should be done by placing the ca－ pacitors as close as possible to the device with the capacitor leads as short as possible，thus minimizing lead inductance． It is important to note that while the ADV7127 contains cir－ cuitry to reject power supply noise，this rejection decreases with frequency．If a high frequency switching power supply is used， the designer should pay close attention to reducing power sup－ ply noise．A dc power supply filter（Murata BNX002）will pro－ vide EMI suppression between the switching power supply and the main PCB．Alternatively，consideration could be given to using a three terminal voltage regulator．


Figure 25．Typical Connection Diagram and Component List

```
勝 特 力 材 料 886-3-5753170胜特力 电子（上海）86－21－34970699胜特力 电子（深圳）86－755－83298787
Http：／／www．100y．com．tw
```


## Digital Signal Interconnect

The digital signal lines to the ADV7127 should be isolated as much as possible from the analog outputs and other analog circuitry．Digital signal lines should not overlay the analog power plane．
Due to the high clock rates used，long clock lines to the ADV7127 should be avoided so as to minimize noise pickup．
Any active pull－up termination resistors for the digital inputs should be connected to the regular PCB power plane（ $\mathrm{V}_{\mathrm{CC}}$ ），and not the analog power plane．

## Analog Signal Interconnect

The ADV7127 should be located as close as possible to the output connectors thus minimizing noise pickup and reflections due to impedance mismatch．

The video output signals should overlay the ground plane，and not the analog power plane，thereby maximizing the high fre－ quency power supply rejection．
For optimum performance，the analog outputs should each have a source termination resistance to ground of $75 \Omega$（doubly terminated $75 \Omega$ configuration）．This termination resistance should be as close as possible to the ADV7127 so as to mini－ mize reflections．
Additional information on PCB design is available in an applica－ tion note entitled＂Design and Layout of a Video Graphics System for Reduced EMI．＂This application note is available from Analog Devices，publication number E1309－15－10／89．

```
勝 特 力 材 料 886-3-5753170
胜特力电子(上海) 86-21-34970699
胜特力电子(深圳) 86-755-83298787
    Http://www. 100y. com. tw
```


## OUTLINE DIMENSIONS

Dimensions shown in inches and（mm）．


勝 特 力 材 料 886－3－5753170
胜特力电子（上海）86－21－34970699
胜特力 电子（深圳）86－755－83298787
Http：／／www．100y．com．tw


[^0]:    NOTES
    ${ }^{1}$ Temperature range $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}:-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ at 50 MHz and $140 \mathrm{MHz}, 0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ at 240 MHz ．
    ${ }^{2}$ This power－down feature is only available on the ADV7127 in the TSSOP package．
    ${ }^{3}$ Gain error $=(($ Measured $(\mathrm{FSC}) / \mathrm{Ideal}(\mathrm{FSC})-1) \times 100)$ ，where Ideal $=\mathrm{V}_{\mathrm{REF}} / \mathrm{R}_{\text {SET }} \times \mathrm{K} \times(3 \mathrm{FFH})$ and $\mathrm{K}=7.9896$ ．
    ${ }^{4}$ Internal voltage reference is available only on the ADV7127 TSSOP package．
    ${ }^{5}$ Digital supply is measured with continuous clock with data input corresponding to a ramp pattern and with an input level at 0 V and $\mathrm{V}_{\mathrm{DD}}$ ．
    ${ }^{6}$ These $\mathrm{max} / \mathrm{min}$ specifications are guaranteed by characterization to be over 4.75 V to 5.25 V range．
    Specifications subject to change without notice．

[^1]:    NOTES
    ${ }^{1}$ These $\mathrm{max} / \mathrm{min}$ specifications are guaranteed by characterization to be over 3.0 V to 3.6 V range．
    ${ }^{2}$ Temperature range $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}:-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ at 50 MHz and $140 \mathrm{MHz}, 0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ at 240 MHz ．
    ${ }^{3}$ This power－down feature is only available on the ADV7127 in the TSSOP package．
    ${ }^{4}$ Gain error $=(($ Measured $(\mathrm{FSC}) /$ Ideal $(\mathrm{FSC})-1) \times 100)$ ，where Ideal $=\mathrm{V}_{\mathrm{REF}} / \mathrm{R}_{\mathrm{SET}} \times \mathrm{K} \times(3 \mathrm{FFH})$ and $\mathrm{K}=7.9896$ ．
    ${ }^{5}$ Internal voltage reference is available only on the ADV7127 TSSOP package．
    ${ }^{6}$ Digital supply is measured with continuous clock with data input corresponding to a ramp pattern and with an input level at 0 V and $\mathrm{V}_{\mathrm{DD}}$ ．
    Specifications subject to change without notice．

[^2]:    NOTES
    ${ }^{1}$ Timing specifications are measured with input levels of $3.0 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{IH}}\right)$ and $0 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{IL}}\right) 0$ for both 5 V and 3.3 V supplies．
    ${ }^{2}$ These maximum and minimum specifications are guaranteed over this range．
    ${ }^{3}$ Temperature range： $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}:-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ at 50 MHz and $140 \mathrm{MHz}, 0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ at 240 MHz ．
    ${ }^{4}$ Rise time was measured from the $10 \%$ to $90 \%$ point of zero to full－scale transition，fall time from the $90 \%$ to $10 \%$ point of a full－scale transition．
    ${ }^{5}$ Measured from $50 \%$ point of full－scale transition to $2 \%$ of final value．
    ${ }^{6}$ Guaranteed by characterization．
    ${ }^{7} \mathrm{f}_{\mathrm{CLK}}$ max specification production tested at 125 MHz and 5 V ．Limits specified here are guaranteed by characterization．
    ${ }^{8}$ This power－down feature is only available on the ADV7127 in the TSSOP package．
    Specifications subject to change without notice．

