## FEATURES

－Integrated Reference $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ Max
－Maximum INL Error：$\pm 4$ LSB at 16 Bits
－Guaranteed Monotonic Over Temperature
－Selectable Internal or External Reference
－2．7V to 5．5V Supply Range（LTC2655－L）
－Integrated Reference Buffers
－Ultralow Crosstalk Between DACs（＜1nV•s）
－Power－On－Reset to Zero－Scale／Mid－Scale
－Asynchronous DAC Update Pin
－Tiny 20 －Lead $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ QFN and 16－Lead Narrow SSOP packages

## APPLICATIONS

－Mobile Communications
－Process Control and Industrial Automation
－Instrumentation
－Automatic Test Equipment
－Automotive

## Quad I ${ }^{2}$ C 16－／12－Bit

 Rail－to－Rail DACs with 10ppm／${ }^{\circ} \mathrm{C}$ Max Reference DESCRIPTIONThe LTC ${ }^{\circledR} 2655$ is a family of Quad I ${ }^{2} \mathrm{C}$ 16－／12－Bit Rail－to－ Rail DACs with integrated $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ max reference．The DACs have built－in high performance，rail－to－rail，output buffers and are guaranteed monotonic．The LTC2655－L has a full－scale output of 2.5 V with the integrated refer－ ence and operates from a single 2.7 V to 5.5 V supply． The LTC2655－H has a full－scale output of 4.096 V with the integrated reference and operates from a 4.5 V to 5.5 V supply．Each DAC can also operate with an external reference，which sets the full－scale output to 2 times the external reference voltage．
The parts use the 2 －wire $I^{2} \mathrm{C}$ compatible serial interface． The LTC2655 operates in both the standard mode（maxi－ mum clock rate of 100 kHz ）and the fast mode（maximum clock rate of 400 kHz ）．The LTC2655 incorporates a power－on reset circuit that is controlled by the PORSEL pin．If PORSEL is tied to GND the DACs power－on reset to zero－scale．If PORSEL is tied to $\mathrm{V}_{\mathrm{CC}}$ ，the DACs power－on reset to mid－scale．
$\boldsymbol{\Sigma T}$ ，LT，LTC，LTM，Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation．All other trademarks are the property of their respective owners． Protected by U．S．Patents including 5396245， 6891433 and 7671770.

## BLOCK DIAGRAM



INL Curve


## absolute maximum ratings

（Notes 1，2）
Supply Voltage（VCC） $\qquad$ -0.3 V to 6 V SCL，SDA，LDAC，REFLO ．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．-0.3 V to 6V

Operating Temperature Range
$V_{\text {OUTA }}$ to $V_{\text {OUTD }} \ldots \ldots . . . . . . . . . .-0.3 \mathrm{~V}$ to Min（ $\mathrm{V}_{\text {CC }}+0.3 \mathrm{~V}, 6 \mathrm{~V}$ ） LTC2655C．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．． $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ LTC2655 $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
REFIN／OUT，REFCOMP．．．．-0.3 V to Min（ $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}, 6 \mathrm{~V}$ ）
Maximum Junction Temperature $150^{\circ} \mathrm{C}$
PORSEL，CA0，CA1，CA2 ．．－0．3V to Min（VCC＋0．3V，6V） Storage Temperature Range ．．．．．．．．．．．．．．．．．．．．．． 65 to $150^{\circ} \mathrm{C}$ Lead Temperature，GN Only（Soldering， 10 sec ）．．．． $300^{\circ} \mathrm{C}$

## PIn CONFIGURATIOn



```
勝 特 力 材 料 886－3－5753170
胜特力电子（上海）86－21－34970699
胜特力 电子（深圳）86－755－83298787
Http：／／www． \(100 y\) ．com．tw
```

ORDER INFORMATION


PRODUCT PART NUMBER

Consult LTC Marketing for information on non－standard lead based finish parts．Consult LTC Marketing for parts specified with wider operating temperature ranges．
For more information on lead free part marking，go to：http：／／www．linear．com／leadfree／
For more information on tape and reel specifications，go to：http：／／www．linear．com／tapeandreel／

> 勝 特 力 材 料 $886-3-5753170$
> 胜特力电子(上海) $86-21-34970699$
> 胜特力电子(深圳) $86-755-83298787$
> Http://www. 100 y. com. tw

## PRODUCT SELECTION GUIDE

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING＊ | PACKAGE DESCRIPTION | TEMPERATURE RANGE | MAXIMUM INL |
| :---: | :---: | :---: | :---: | :---: | :---: |
| LTC2655BCGN－L16\＃PBF | LTC2655BCGN－L16\＃TRPBF | 655L16 | 16－Lead Narrow SSOP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\pm 4$ |
| LTC2655BIGN－L16\＃PBF | LTC2655BIGN－L16\＃TRPBF | 655L16 | 16－Lead Narrow SSOP | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | $\pm 4$ |
| LTC2655BCUF－L16\＃PBF | LTC2655BCUF－L16\＃TRPBF | 55L16 | 20－Lead（ $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ ）Plastic QFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\pm 4$ |
| LTC2655BIUF－L16\＃PBF | LTC2655BIUF－L16\＃TRPBF | 55L16 | $20-L e a d ~(4 m m \times 4 m m) ~ P l a s t i c ~ Q F N ~$ | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | $\pm 4$ |
| LTC2655BCGN－H16\＃PBF | LTC2655BCGN－H16\＃TRPBF | 655H16 | 16－Lead Narrow SSOP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\pm 4$ |
| LTC2655BIGN－H16\＃PBF | LTC2655BIGN－H16\＃TRPBF | 655H16 | 16－Lead Narrow SSOP | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | $\pm 4$ |
| LTC2655BCUF－H16\＃PBF | LTC2655BCUF－H16\＃TRPBF | 55H16 | 20－Lead（ $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ ）Plastic QFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\pm 4$ |
| LTC2655BIUF－H16\＃PBF | LTC2655BIUF－H16\＃TRPBF | 55H16 | 20－Lead（ $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ ）Plastic QFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | $\pm 4$ |
| LTC2655CGN－L12\＃PBF | LTC2655CGN－L12\＃TRPBF | 655L12 | 16－Lead Narrow SSOP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\pm 1$ |
| LTC2655IGN－L12\＃PBF | LTC2655IGN－L12\＃TRPBF | 655L12 | 16－Lead Narrow SSOP | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | $\pm 1$ |
| LTC2655CUF－L12\＃PBF | LTC2655CUF－L12\＃TRPBF | 55 L 12 | 20－Lead（ $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ ）Plastic QFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\pm 1$ |
| LTC2655IUF－L12\＃PBF | LTC2655IUF－L12\＃TRPBF | 55L12 | 20 －Lead（ $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ ）Plastic QFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | $\pm 1$ |
| LTC2655CGN－H12\＃PBF | LTC2655CGN－H12\＃TRPBF | 655H12 | 16－Lead Narrow SSOP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\pm 1$ |
| LTC2655IGN－H12\＃PBF | LTC2655IGN－H12\＃TRPBF | 655H12 | 16－Lead Narrow SSOP | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | $\pm 1$ |
| LTC2655CUF－H12\＃PBF | LTC2655CUF－H12\＃TRPBF | 55 H 12 | 20－Lead（ $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ ）Plastic QFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\pm 1$ |
| LTC2655IUF－H12\＃PBF | LTC2655IUF－H12\＃TRPBF | 55 H 12 | 20－Lead（ $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ ）Plastic QFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | $\pm 1$ |

Consult LTC Marketing for parts specified with wider operating temperature ranges．＊The temperature grade is identified by a label on the shipping container． Consult LTC Marketing for information on non－standard lead based finish parts．
For more information on lead free part marking，go to：http：／／www．linear．com／leadfree／
For more information on tape and reel specifications，go to：http：／／www．linear．com／tapeandreel／

勝 特 力 材 料 886－3－5753170
胜特力电子（上海）86－21－34970699
胜特力电子（深圳）86－755－83298787
Http：／／www．100y．com．tw

ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating temperature range，otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ． $\mathrm{V}_{\mathrm{C}}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}$ unloaded unless otherwise specified．
LTC2655B－L16／LTC2655－L12（Internal Reference＝1．25V）

|  | PARAMETER | CONDITIONS |  | LTC2655－12 |  |  | LTC2655B－16 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| DC Performance |  |  |  |  |  |  |  |  |  |  |
|  | Resolution |  | $\bullet$ | 12 |  |  | 16 |  |  | Bits |
|  | Monotonicity | （Note 3） | $\bullet$ | 12 |  |  | 16 |  |  | Bits |
| DNL | Differential Nonlinearity | （Note 3） | $\bullet$ |  | $\pm 0.1$ | $\pm 0.5$ |  | $\pm 0.3$ | $\pm 1$ | LSB |
| INL | Integral Nonlinearity（Note 3） | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=2.5 \mathrm{~V}$ | $\bullet$ |  | $\pm 0.5$ | $\pm 1$ |  | $\pm 2$ | $\pm 4$ | LSB |
|  | Load Regulation | $\mathrm{V}_{\text {CC }}=5 \mathrm{~V} \pm 10 \%$ ，Internal Reference， Mid－Scale，$-15 \mathrm{~mA} \leq \mathrm{I}_{\text {OUT }} \leq 15 \mathrm{~mA}$ | $\bullet$ |  | 0.04 | 0.125 |  | 0.6 | 2 | LSB／mA |
|  |  | $V_{C C}=3 \mathrm{~V} \pm 10 \%$ ，Internal Reference， Mid－Scale，$-7.5 \mathrm{~mA} \leq \mathrm{I}_{\text {OUT }} \leq 5 \mathrm{~mA}$ | $\bullet$ |  | 0.06 | 0.25 |  | 1 | 4 | LSB／mA |
| ZSE | Zero－Scale Error |  | $\bullet$ |  | 1 | 3 |  | 1 | 3 | mV |
| $\mathrm{V}_{0 S}$ | Offset Error | $\mathrm{V}_{\text {REF }}=1.25 \mathrm{~V}$（ Note 4） | $\bullet$ |  | $\pm 1$ | $\pm 2$ |  | $\pm 1$ | $\pm 2$ | mV |
|  | $V_{\text {OS }}$ Temperature Coefficient |  |  |  | 5 |  |  | 5 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| GE | Gain Error |  | $\bullet$ |  | $\pm 0.02$ | $\pm 0.1$ |  | $\pm 0.02$ | $\pm 0.1$ | \％FSR |
|  | Gain Temperature Coefficient |  |  |  | 1 |  |  | 1 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |


| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OUT }}$ | DAC Output Span | Internal Reference External Reference $=V_{\text {EXTREF }}$ |  |  | $\begin{gathered} 0 \text { to } 2.5 \\ 0 \text { to } 2 \cdot V_{\text {EXTREF }} \end{gathered}$ |  | V |
| PSR | Power Supply Rejection | $V_{\text {CC }} \pm 10 \%$ |  |  | －80 |  | dB |
| ROUT | DC Output Impedance | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \text { Internal Reference, Mid-Scale, } \\ & -15 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{OUT}} \leq 15 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=3 \mathrm{~V} \pm 10 \% \text {, Internal Reference, Mid-Scale, } \\ & -7.5 \mathrm{~mA} \leq \mathrm{I}_{\text {OUT }} \leq 7.5 \mathrm{~mA} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 0.04 \\ & 0.04 \end{aligned}$ | $\begin{aligned} & 0.15 \\ & 0.15 \end{aligned}$ | $\Omega$ $\Omega$ |
|  | DC Crosstalk（Note 5） | Due to Full－Scale Output Change Due to Load Current Change Due to Powering Down（per Channel） |  |  | $\begin{gathered} \pm 1.5 \\ \pm 2 \\ \pm 1 \end{gathered}$ |  | $\begin{array}{r} \mu \mathrm{V} \\ \mu \mathrm{~V} / \mathrm{mA} \\ \mu \mathrm{~V} \end{array}$ |
| ISC | Short－Circuit Output Current（Note 6） | $V_{C C}=5.5 \mathrm{~V} V_{\text {EXTREF }}=2.8 \mathrm{~V}$ <br> Code：Zero－Scale；Forcing Output to $\mathrm{V}_{C C}$ Code：Full－Scale；Forcing Output to GND | $\bullet$ | $\begin{aligned} & 20 \\ & 20 \end{aligned}$ |  | $\begin{aligned} & 65 \\ & 65 \end{aligned}$ | mA mA |
|  |  | $V_{C C}=2.7 \mathrm{~V} V_{\text {EXTREF }}=1.4 \mathrm{~V}$ <br> Code：Zero－Scale；Forcing Output to VCC Code：Full－Scale；Forcing Output to GND | $\bullet$ | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ |  | $\begin{aligned} & 45 \\ & 45 \end{aligned}$ | mA mA |

勝 特 力 材 料 886－3－5753170胜特力电子（上海）86－21－34970699胜特力电子（深圳）86－755－83298787

Http：／／www．100y．com．tw

## ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating

 temperature range，otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ． $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 5.5 V ， $\mathrm{V}_{\text {OUT }}$ unloaded unless otherwise specified．LTC2655B－L16／LTC2655－L12（Internal Reference $=1.25 \mathrm{~V}$ ）

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reference |  |  |  |  |  |  |  |
|  | Reference Output Voltage |  |  | 1.248 | 1.25 | 1.252 | V |
|  | Reference Temperature Coefficient | （Note 7） |  |  | $\pm 2$ | $\pm 10$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
|  | Reference Line Regulation | $V_{\text {CC }} \pm 10 \%$ |  |  | －80 |  | dB |
|  | Reference Short－Circuit Current | $\mathrm{V}_{C C}=5.5 \mathrm{~V}$ ，Forcing REFIN／OUT to GND | $\bullet$ |  | 3 | 5 | mA |
|  | REFCOMP Pin Short－Circuit Current | $V_{\text {CC }}=5.5 \mathrm{~V}$ ，Forcing REFCOMP to GND | $\bullet$ |  | 65 | 200 | $\mu \mathrm{A}$ |
|  | Reference Load Regulation | $\mathrm{V}_{\text {CC }}=3 \mathrm{~V} \pm 10 \%$ or $5 \mathrm{~V} \pm 10 \%$ ， $\mathrm{I}_{\text {OUT }}=100 \mu \mathrm{~A}$ Sourcing |  |  | 40 |  | $\mathrm{mV} / \mathrm{mA}$ |
|  | Reference Output Voltage Noise Density | $C_{\text {REFCOMP }}=$ CrEFIN／OUT $=0.1 \mu \mathrm{~F}$ ，at $\mathrm{f}=1 \mathrm{kHz}$ |  |  | 30 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
|  | Reference Input Range | External Reference Mode（Note 14） | $\bullet$ | 0.5 |  | $\mathrm{V}_{\text {CC }} / 2$ | V |
|  | Reference Input Current |  | $\bullet$ |  | 0.001 | 1 | $\mu \mathrm{A}$ |
|  | Reference Input Capacitance | （Note 9） |  |  | 20 |  | pF |

## Power Supply

| $\mathrm{V}_{\mathrm{cc}}$ | Positive Supply Voltage | For Specified Performance | $\bullet$ | 2.7 |  | 5.5 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICC | Supply Current（Note 8） | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ ，Internal Reference On $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ ，Internal Reference Off $V_{C C}=3 V$, Internal Reference On $V_{C C}=3 V$ ，Internal Reference Off | $\stackrel{0}{0}$ |  | $\begin{aligned} & \hline 1.7 \\ & 1.3 \\ & 1.6 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{gathered} 2.5 \\ 2 \\ 2.2 \\ 1.7 \end{gathered}$ | mA mA mA mA |
| $I_{\text {SD }}$ | Supply Current in Shutdown Mode（Note 8） | $\mathrm{V}_{\text {cc }}=5 \mathrm{~V}$ | $\bullet$ |  |  | 3 | $\mu \mathrm{A}$ |

## Digital I／0

| $\mathrm{V}_{\text {IL }}$ | Low Level Input Voltage（SDA and SCL） |  | $\bullet$ | $0.3 \mathrm{~V}_{C C}$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Voltage（SDA and SCL） |  | $\bullet$ | $0.7 \mathrm{~V}_{\text {CC }}$ | V |
| $\mathrm{V}_{\text {IL（ }}(\overline{\mathrm{LAC}})$ | Low Level Input Voltage（LDAC） | $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}$ to 5.5 V | $\bullet$ | 0.8 | V |
|  |  | $\mathrm{V}_{C C}=2.7 \mathrm{~V}$ to 4.5 V | $\bullet$ | 0.6 | V |
| $\overline{\mathrm{V}_{\mathrm{IH}}(\overline{\mathrm{LDAC}})}$ | High Level Input Voltage（LDAC） | $\mathrm{V}_{\text {CC }}=3.6 \mathrm{~V}$ to 5.5 V | $\bullet$ | 2.4 | V |
|  |  | $\mathrm{V}_{\text {CC }}=2.7 \mathrm{~V}$ to 3．6V | $\bullet$ | 2 | V |
| $\mathrm{V}_{\text {IL（CA）}}$ | Low Level Input Voltage（CA0 to CA2） | See Test Circuit 1 | $\bullet$ | $0.15 \mathrm{~V}_{\text {c }}$ | V |
| $\mathrm{V}_{\text {IH（CA）}}$ | High Level Input Voltage（CA0 to CA2） | See Test Circuit 1 | $\bullet$ | $0.85 \mathrm{~V}_{\text {cC }}$ | V |
| $\mathrm{R}_{\text {INH }}$ | Resistance from CAn（ $n=0,1,2$ ） to $V_{\text {CC }}$ to Set $\mathrm{CAn}=\mathrm{V}_{\text {CC }}$ | See Test Circuit 2 | $\bullet$ | 10 | k $\Omega$ |
| $\overline{\mathrm{R}_{\text {ILL }}}$ | Resistance from CAn（ $n=0,1,2$ ） to GND to Set CAn＝GND | See Test Circuit 2 | $\bullet$ | 10 | k $\Omega$ |
| $\overline{\mathrm{R}_{\text {IVF }}}$ | Resistance from CAn（ $n=0,1,2$ ） to $\mathrm{V}_{\mathrm{CC}}$ or GND to Set Can＝FLOAT | See Test Circuit 2 | $\bullet$ | 2 | $\mathrm{M} \Omega$ |
| $\mathrm{V}_{\text {OL }}$ | Low Level Output Voltage | Sink Current $=3 \mathrm{~mA}$ | $\bullet$ | 0 0．4 | V |
| $\mathrm{t}_{0 \mathrm{~F}}$ | Output Fall Time | $\begin{aligned} & V_{0}=V_{\text {IH(MIIN) }} \text { to } V_{0}=V_{\text {IL(MAX }}, \\ & C_{B}=10 \mathrm{pF} \text { to 400pF (Note 13) } \end{aligned}$ |  | $20+0.1 C_{B} \quad 250$ | ns |
| $t_{\text {SP }}$ | Pulse Width of Spikes Suppressed by Input Filter |  | $\bullet$ | $0 \quad 50$ | ns |
| $\underline{I N}^{1}$ | Input Leakage | $0.1 \mathrm{~V}_{\text {CC }} \leq \mathrm{V}_{\text {IN }} \leq 0.9 \mathrm{~V}_{\text {CC }}$ | $\bullet$ | 1 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | I／O Pin Capacitance | （Note 9） | $\bullet$ | 10 | pF |
| $\mathrm{C}_{\mathrm{B}}$ | Capacitance Load for Each Bus Line |  | $\bullet$ | 400 | pF |
| $\mathrm{C}_{\text {CAn }}$ | External Capacitive Load on Address Pins CAO，CA1 and CA2 |  | $\bullet$ | 10 | pF |

## ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating

 temperature range，otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ． $\mathrm{V}_{C C}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{0 U T}$ unloaded unless otherwise specified．LTC2655B－H16／LTC2655－H12（Internal Reference $=2.048 \mathrm{~V}$ ）


## DC Performance

|  | Resolution |  | － | 12 | 16 | Bits |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Monotonicity | （Note 3） | $\bullet$ | 12 | 16 | Bits |
| DNL | Differential Nonlinearity | （Note 3） | $\bullet$ | $\pm 0.1 \quad \pm 0.5$ | $\pm 0.3$ m | LSB |
| INL | Integral Nonlinearity（Note 3） | $V_{C C}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}$ | $\bullet$ | $\pm 0.5 \pm 1$ | $\pm 2 \pm 4$ | LSB |
|  | Load Regulation | $V_{C C}=5 \mathrm{~V} \pm 10 \%$ ，Internal Reference， Mid－Scale，$-15 \mathrm{~mA} \leq \mathrm{I}_{\text {OUT }} \leq 15 \mathrm{~mA}$ | $\bullet$ | $0.04 \quad 0.125$ | 0.62 | LSB／mA |
| ZSE | Zero－Scale Error |  | $\bullet$ | 13 | 13 | mV |
| Vos | Offset Error | $\mathrm{V}_{\text {REF }}=2.048 \mathrm{~V}$（Note 4） | $\bullet$ | $\pm 1$ ¢2 | $\pm 1$ ² | mV |
|  | $V_{0 S}$ Temperature Coefficient |  |  | 5 | 5 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| GE | Gain Error |  | $\bullet$ | $\pm 0.02 \quad \pm 0.1$ | $\pm 0.02 \pm 0.1$ | \％FSR |
|  | Gain Temperature Coefficient |  |  | 1 | 1 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |


| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {OUT }}$ | DAC Output Span | Internal Reference External Reference $=V_{\text {EXTREF }}$ |  |  | $\begin{array}{r} 0 \text { to } 4.096 \\ 0 \text { to } 2 \cdot V_{\text {EXTR }} \end{array}$ |  | V |
| PSR | Power Supply Rejection | $V_{\text {CC }} \pm 10 \%$ |  |  | －80 |  | dB |
| R OUT | DC Output Impedance | $\mathrm{V}_{\text {CC }}=5 \mathrm{~V} \pm 10 \%$ ，Internal Reference，Mid－Scale， <br> $-15 \mathrm{~mA} \leq \mathrm{I}_{\text {OUT }} \leq 15 \mathrm{~mA}$ | $\bullet$ |  | 0.04 | 0.15 | $\Omega$ |
|  | DC Crosstalk | Due to Full Scale Output Change Due to Load Current Change Due to Powering Down（per Channel） |  |  | $\begin{gathered} \pm 1.5 \\ \pm 2 \\ \pm 1 \\ \hline \end{gathered}$ |  | $\begin{array}{r} \mu \mathrm{V} \\ \mu \mathrm{~V} / \mathrm{mA} \\ \mu \mathrm{~V} \end{array}$ |
| ISC | Short－Circuit Output Current（Note 4） | $\mathrm{V}_{\text {CC }}=5.5 \mathrm{~V} \mathrm{~V}_{\text {EXTREF }}=2.8 \mathrm{~V}$ <br> Code：Zero－Scale；Forcing Output to $\mathrm{V}_{\text {cc }}$ Code：Full－Scale；Forcing Output to GND | $\bullet$ | $\begin{aligned} & 20 \\ & 20 \end{aligned}$ |  | $\begin{aligned} & 65 \\ & 65 \end{aligned}$ | mA |

> 腃 特 力 材 料 $886-3-5753170$
> 胜特力电子(上海) $86^{-21-34970699}$
> 胜特力电子(深圳) $86^{-755-83298787}$
> Http://www. 100 y. com. tw

ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating temperature range，otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ． $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V ， $\mathrm{V}_{\text {OUT }}$ unloaded unless otherwise specified．
LTC2655B－H16／LTC2655－H12（Internal Reference $=2.048 \mathrm{~V}$ ）

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reference |  |  |  |  |  |  |  |
|  | Reference Output Voltage |  |  | 2.044 | 2.048 | 2.052 | V |
|  | Reference Temperature Coefficient | （Note 7） |  |  | $\pm 2$ | $\pm 10$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
|  | Reference Line Regulation | $V_{C C} \pm 10 \%$ |  |  | －80 |  | dB |
|  | Reference Short－Circuit Current | $\mathrm{V}_{\text {CC }}=5.5 \mathrm{~V}$ ，Forcing REFIN／OUT to GND | $\bullet$ |  | 3 | 5 | mA |
|  | REFCOMP Pin Short－Circuit Current | $\mathrm{V}_{\text {CC }}=5.5 \mathrm{~V}$ ，Forcing REFCOMP to GND | $\bullet$ |  | 65 | 200 | $\mu \mathrm{A}$ |
|  | Reference Load Regulation | $\mathrm{V}_{\text {CC }}=5 \mathrm{~V} \pm 10 \%$ ， $\mathrm{I}_{\text {OUT }}=100 \mu \mathrm{~A}$ Sourcing |  |  | 40 |  | $\mathrm{mV} / \mathrm{mA}$ |
|  | Reference Output Voltage Noise Density | $\mathrm{C}_{\text {REFCOMP }}=\mathrm{C}_{\text {REFIN／OUT }}=0.1 \mu \mathrm{~F}$ ，at $\mathrm{f}=1 \mathrm{kHz}$ |  |  | 35 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
|  | Reference Input Range | External Reference Mode（Note 14） | $\bullet$ | 0.5 |  | $\mathrm{V}_{\text {CC }} / 2$ | V |
|  | Reference Input Current |  | $\bullet$ |  | 0.001 | 1 | $\mu \mathrm{A}$ |
|  | Reference Input Capacitance | （Note 9） | $\bullet$ |  | 20 |  | pF |

## Power Supply

| $\mathrm{V}_{C C}$ | Positive Supply Voltage | For Specified Performance | $\bullet$ | 4.5 | 5.5 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICC | Supply Current（Note 8） | $V_{C C}=5 \mathrm{~V}$ ，Internal Reference On $V_{C C}=5 \mathrm{~V}$ ，Internal Reference Off | $\bullet$ | $\begin{aligned} & 1.9 \\ & 1.5 \end{aligned}$ | $\begin{gathered} 2.5 \\ \hline \end{gathered}$ | $\overline{\mathrm{mA}}$ |
| ${ }_{\text {ISD }}$ | Supply Current in Shutdown Mode（Note 8） | $\mathrm{V}_{\text {CC }}=5 \mathrm{~V}$ | $\bullet$ |  | 3 | $\mu \mathrm{A}$ |

## Digital I／0

| VIL | Low Level Input Voltage（SDA and SCL） |  | $\bullet$ |  | $0.3 \mathrm{~V}_{\text {CC }}$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Voltage（SDA and SCL） |  | $\bullet$ | $0.7 \mathrm{~V}_{\text {CC }}$ |  | V |
| $\mathrm{V}_{\text {IL（ } \overline{\mathrm{LDAC}})}$ | Low Level Input Voltage（ $\overline{\mathrm{LDAC}})$ | $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}$ to 5.5 V | $\bullet$ |  | 0.8 | V |
| $\underline{\mathrm{V}_{\text {IH（LDAC }}}$ | High Level Input Voltage（ $\overline{\text { LDAC }}$ ） | $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}$ to 5.5 V | $\bullet$ | 2.4 |  | V |
| $\mathrm{V}_{\text {IL（CA）}}$ | Low Level Input Voltage（CA0 to CA2） | See Test Circuit 1 | $\bullet$ |  | $0.15 \mathrm{~V}_{\text {CC }}$ | V |
| $\mathrm{V}_{\text {IH（CA）}}$ | High Level Input Voltage（CA0 to CA2） | See Test Circuit 1 | $\bullet$ | $0.85 \mathrm{~V}_{\text {c }}$ |  | V |
| $\mathrm{R}_{\text {INH }}$ | Resistance from CAn（ $n=0,1,2$ ） to $V_{C C}$ to Set $C A n=V_{C C}$ | See Test Circuit 2 | $\bullet$ |  | 10 | k $\Omega$ |
| RINL | Resistance from CAn（ $n=0,1,2$ ） to GND to Set CAn＝GND | See Test Circuit 2 | $\bullet$ |  | 10 | $\mathrm{k} \Omega$ |
| RINF | Resistance from CAn（ $n=0,1,2$ ） to $\mathrm{V}_{\text {CC }}$ or GND to Set CAn＝FLOAT | See Test Circuit 2 | $\bullet$ | 2 |  | $\mathrm{M} \Omega$ |
| $\mathrm{V}_{\text {OL }}$ | Low Level Output Voltage | Sink Current $=3 \mathrm{~mA}$ | $\bullet$ | 0 | 0.4 | V |
| $\mathrm{t}_{0 \mathrm{~F}}$ | Output Fall Time | $\begin{aligned} & V_{0}=V_{\text {IH(MIIN) }} \text { to } V_{0}=V_{\text {IL(MAX }}, \\ & C_{B}=10 \mathrm{pF} \text { to } 400 \mathrm{pF} \text { (Note 13) } \end{aligned}$ | － | $20+0.1 C_{B}$ | 250 | ns |
| $\mathrm{t}_{\text {SP }}$ | Pulse Width of Spikes Suppressed by Input Filter |  | － |  | 50 | ns |
| 1 IN | Input Leakage | $0.1 \mathrm{~V}_{\text {CC }} \leq \mathrm{V}_{\text {IN }} \leq 0.9 \mathrm{~V}_{\text {CC }}$ | $\bullet$ |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | I／O Pin Capacitance | （Note 9） | $\bullet$ |  | 10 | pF |
| $\mathrm{C}_{\mathrm{B}}$ | Capacitance Load for Each Bus Line |  | $\bullet$ |  | 400 | pF |
| $\mathrm{C}_{\text {CAn }}$ | External Capacitive Load on Address Pins CAO，CA1 and CA2 |  | $\bullet$ |  | 10 | pF |

## ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating

 temperature range，otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ． $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 5.5 V （LTC2655B－L16／LTC2655－L12）， $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V （LTC2655B－H16，LTC2655－H12），$V_{\text {OUT }}$ unloaded unless otherwise specified．LTC2655B－L16／LTC2655－L12／LTC2655B－H16／LTC2655－H12


## TIMInG CHARACTERISTICS The • denotes the specifications which apply over the full operating temperature

range，otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ． $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 5.5 V （LTC2655B－L16／LTC2655－L12）， $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V （LTC2655B－H16， LTC2655－H12）， $\mathrm{V}_{\text {OUT }}$ unloaded unless otherwise specified．
LTC2655B－L16／LTC2655－L12／LTC2655B－H16／LTC2655－H12（see Figure 1）

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{SCL}}$ | SCL Clock Frequency |  | $\bullet$ | 0 |  | 400 | kHz |
| thD（STA） | Hold Time（Repeated）Start Condition |  | $\bullet$ | 0.6 |  |  | $\mu \mathrm{S}$ |
| t Low | Low Period of the SCL Clock Pin |  | $\bullet$ | 1.3 |  |  | $\mu \mathrm{S}$ |
| thigh | High Period of the SCL Clock Pin |  | $\bullet$ | 0.6 |  |  | $\mu \mathrm{S}$ |
| $\mathrm{tSU}_{\text {S（STA）}}$ | Set－Up Time for a Repeated Start Program |  | $\bullet$ | 0.6 |  |  | $\mu \mathrm{S}$ |
|  | Data Hold Time |  | $\bullet$ | 0 |  | 0.9 | $\mu \mathrm{S}$ |
| tsu（DAT） | Data Set－Up Time |  | $\bullet$ | 100 |  |  | ns |
| tr | Rise Time of Both SDA and SCL Signals | （Note 13） | $\bullet$ | $20+0.1 C_{B}$ |  | 300 | ns |
| tf | Fall Time of Both SDA and SCL Signals | （Note 13） | $\bullet$ | $20+0.1 C_{B}$ |  | 300 | ns |
| tSU（STO） | Set－Up Time for Stop Condition |  | $\bullet$ | 0.6 |  |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\text {BUF }}$ | Bus Free Time Between a Stop and Start Condition |  | $\bullet$ | 1.3 |  |  | $\mu \mathrm{S}$ |
| t1 | Falling edge of the 9th Clock of the 3rd Input Byte to LDAC High or Low Transition |  | $\bullet$ | 400 |  |  | ns |
| t2 | $\overline{\text { LDAC Low Pulse Width }}$ |  | $\bullet$ | 20 |  |  | ns |

```
勝 特 力 材 料 886－3－5753170胜特力电子（上海）86－21－34970699
胜特力电子（深圳）86－755－83298787
Http：／／www． 100 y．com．tw
```


## LTC2655

## ELECTRICAL CHARACTERISTICS

Note 1：Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device．Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime．
Note 2：All voltages are with respect to GND．
Note 3：Linearity and monotonicity are defined from code $\mathrm{k}_{\mathrm{L}}$ to code $2^{\mathrm{N}}-1$ ， where N is the resolution and $\mathrm{k}_{\mathrm{L}}$ is the lower end code for which no output limiting occurs．For $V_{\text {REF }}=2.5 \mathrm{~V}$ and $\mathrm{N}=16, \mathrm{k}_{\mathrm{L}}=128$ and linearity is defined from code 128 to code 65535 ．For $V_{\text {REF }}=2.5 \mathrm{~V}$ and $\mathrm{N}=12, \mathrm{~K}_{\mathrm{L}}=8$ and linearity is defined from code 8 to code 4095.
Note 4：Inferred from measurement at code 128 （LTC2655－16），or code 8 （LTC2655－12）．
Note 5：DC Crosstalk is measured with $\mathrm{V}_{C C}=5 \mathrm{~V}$ and using internal reference，with the measured DAC at mid－scale．
Note 6：This IC includes current limiting that is intended to protect the device during momentary overload conditions．Junction temperature can exceed the rated maximum during current limiting．Continuous operation above the specified maximum operating junction temperature may impair device reliability．

Note 7：Temperature coefficient is calculated by dividing the maximum change in output voltage by the specified temperature range．Maximum temperature coefficient is guaranteed for C －grade only．
Note 8：Digital inputs at OV or $\mathrm{V}_{\mathrm{CC}}$ ．
Note 9：Guaranteed by design and not production tested．
Note 10：Internal Reference mode．DAC is stepped $1 / 4$ scale to $3 / 4$ scale and $3 / 4$ scale to $1 / 4$ scale．Load is $2 k \Omega$ in parallel with 200 pF to GND．
Note 11： $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$（－H Options）or $\mathrm{V}_{C C}=3 \mathrm{~V}$（－L Options），internal reference mode．DAC is stepped $\pm 1$ LSB between half－scale and half－scale－ 1 ．Load is $2 \mathrm{k} \Omega \mathrm{n}$ parallel with 200 pF to GND ．
Note 12：DAC to DAC Crosstalk is the glitch that appears at the output of one DAC due to a full scale change at the output of another DAC．It is measured with $\mathrm{V}_{C C}=5 \mathrm{~V}$ and using internal reference，with the measured DAC at mid－scale．
Note 13： $\mathrm{C}_{\mathrm{B}}=$ Capacitance of one bus line in pF ．
Note 14：Gain error specification may be degraded for reference input voltages less than 1V．See Gain Error vs Reference Input Curve in the Typical Performance Characteristics section．

```
勝 特 力 材 料 886－3－5753170
胜特力电子（上海）86－21－34970699
胜特力 电子（深圳）86－755－83298787
Http：／／www．100y．com．tw
```


## TYPICAL PERFORMRACE CHARACTERISTICS $T_{A}=25^{\circ}$ c unless onemerwise noted．

## LTC2655－L16




INL vs Temperature


DNL vs Temperature


REFIN／OUT Output Voltage vs Temperature



TYPICAL PERFORMANCE CHARACTERISTICS $T_{A}=25^{\circ}$ c uness ontervise noted．

## LTC2655－H16




INL vs Temperature


DNL vs Temperature


Reference Output Voltage vs Temperature



TYPICAL PERFORMARCE CHARACTERISTICS $T_{A}=25^{\circ}$ c uness onemwise noted．

## LTC2655－12




Settling to $\pm 1$ LSB Falling

$2 \mu \mathrm{~s} / \mathrm{DIV}$

LTC2655


Current Limiting


## Headroom at Rails vs Output Current





Gain Error vs Temperature


TYPICAL PERFORMANCE CHARACTERISTICS
$\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ unless otherwise noted．

## LTC2655



## Supply Current vs Logic Voltage




Gain Error vs Reference Input


Supply Current vs Temperature


## Large－Signal Response



$I_{\text {CC }}$ Shutdown vs Temperature


Mid－Scale Glitch Impulse


## LTC2655




Power－On Reset to Mid－Scale


DAC Output 0．1Hz to 10Hz Voltage Noise



Reference 0.1 Hz to 10Hz Voltage Noise


## PIn functions（gnuf）

REFLO（Pin 1／Pin 20）：Reference Low．The voltage at this pin sets the zero－scale voltage of all DACs．This pin should be tied to GND．
$V_{\text {outa }}$ to $\mathrm{V}_{\text {outd }}$（Pins 2，4，13，14／Pins 1，3，13，14）：DAC Analog Voltage Outputs．The output range is OV to 2 times the voltage at the REFIN／OUT pin．
REFCOMP（Pin 3／Pin2）：Internal Reference Compensation． For low noise and reference stability，tie $0.1 \mu \mathrm{~F}$ capacitor to GND．Connect to GND to use an external reference at start－up．Command 0111b must still be issued to turn off internal reference．

REFIN／OUT（Pin 5／Pin 4）：This pin acts as the internal reference output in internal reference mode and acts as the reference input pin in external reference mode．When acting as an output the nominal voltage at this pin is 1.25 V for－L options and 2.048 V for－ H options．For low noise and reference stability tie a capacitor from this pin to GND．Capacitor value must be $\leq C_{\text {REFCOMP．}}$ ．In external reference mode，the allowable reference input voltage range is 0.5 V to $\mathrm{V}_{\mathrm{cc}} / 2$ ．
LDAC（Pin 6／Pin 5）：Asynchronous DAC Update．A fall－ ing edge on this input after four bytes have been written into the part，immediately updates the DAC register with the contents of the input register．A low on this input without a complete 32 －bit（four bytes including the slave address）data write transfer to the part does not update the DAC output．Software power－down is disabled when LDAC is low．

CA2（Pin 7／Pin 6）：Chip Address Bit 2．Tie this pin to $\mathrm{V}_{\text {cc }}$ ， GND or leave it floating to select an $I^{2} C$ slave address for the part（Table 2）．

SCL（Pin 8／Pin 7）：Serial Clock Input．Data is shifted into the SDA pin at the rising edges of the clock．This high impedance pin requires a pull－up resistor or current source to $\mathrm{V}_{\mathrm{cc}}$ ．
SDA（Pin 9／Pin 9）：Serial Data Bidirectional．Data is shifted into the SDA pin and acknowledged by the SDA pin．This is a high impedance pin while data is shifted in．It is an open－ drain $N$－channel output during acknowledgement．This pin requires a pull－up resistor or current source to $\mathrm{V}_{\mathrm{cc}}$ ．
CA1（Pin 10／Pin 10）：Chip Address Bit 1．Tie this pin to $\mathrm{V}_{\mathrm{C}}$ ，GND or leave it floating to select an $I^{2} \mathrm{C}$ slave address for the part（Table 2）．

CAO（Pin 11／Pin 11）：Chip Address Bit 0．Tie this pin to $V_{C C}$ ，GND or leave it floating to select an $I^{2} C$ slave address for the part（Table 2）．
PORSEL（Pin 12／Pin 12）：Power－On－Reset Select．If tied to GND，the part resets to zero－scale at power－up，if tied to $\mathrm{V}_{\mathrm{cc}}$ ，the part resets to mid－scale．
$V_{\text {CC }}$（Pin 15／Pin 18）：Supply Voltage Input．For－L options， $2.7 \mathrm{~V} \leq \mathrm{V}_{c c} \leq 5.5 \mathrm{~V}$ ，and for -H options， $4.5 \mathrm{~V} \leq \mathrm{V}_{c c} \leq 5.5 \mathrm{~V}$ ． Bypass to ground with a $0.1 \mu \mathrm{~F}$ capacitor placed as close to pin as possible．
GND（Pin 16／Pin 19，Exposed Pad Pin 21）：Ground．Must be soldered to PCB Ground．
DNC（NA／Pins 8，15，16，17）：Do not connect these pins．

```
勝 特 力 材 料 886-3-5753170
胜特力电子(上海) 86-21-34970699
胜特力电子(深圳) 86-755-83298787
```

Http：／／www． 100 y．com．tw

## BLOCK DIAGRAM



勝 特 力 材 料 886－3－5753170
胜特力电子（上海）86－21－34970699
胜特力 电子（深圳）86－755－83298787
Http：／／www．100y．com．tw

## TEST CIRCUITS

## Test Circuit 1



勝 特 力 材 料 886－3－5753170

胜特力 电子（上海）86－21－34970699
胜特力电子（深圳）86－755－83298787

Test Circuit 2


## TIMING DIAGRAM



Figure 1

## OPERATION

The LTC2655 is a family of quad voltage output DACs in 20 －lead $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ QFN and in 16－lead narrow SSOP packages．Each DAC can operate rail－to－rail in external reference mode，or with its full－scale voltage set by an integrated reference．Four combinations of accuracy（16－bit and 12 －bit），and full－scale voltage（ 2.5 V or 4.096 V ）are available．The LTC2655 is controlled using a 2 －wire $\mathrm{I}^{2} \mathrm{C}$ compatible interface．

## Power－On Reset

The LTC2655－L／LTC2655－H clear the output to zero－scale if PORSEL pin is tied to GND，when power is first applied， making system initialization consistent and repeatable．For some applications，downstream circuits are active during DAC power－up，and may be sensitive to nonzero outputs from the DAC during this time．The LTC2655 contains circuitry to reduce the power－on glitch．The analog outputs typically rise less than 10mV above zero－scale during power on if the power supply is ramped to 5 V in 1 ms or more． In general，the glitch amplitude decreases as the power supply ramp time is increased．See Power－On Reset Glitch in the Typical Performance Characteristics section．

Alternatively，if PORSEL pin is tied to $\mathrm{V}_{C C}$ ，The LTC2655－L／ LTC2655－H set the output to mid－scale when power is first applied．

## Power Supply Sequencing and Start－Up

For the LTC2655 family of parts，the internal reference is powered up at start－up by default．If an external reference is to be used，REFCOMP（Pin 3／Pin 2，GN／UF）must be hardwired to GND．This configuration allows the use of an external reference at start－up and converts the REFIN／OUT pin to an input．However，the internal reference will still be ON and draw supply current．In order to use an external reference，command 0111b should be used to turn the internal reference off（see Table 1）．
The voltage at REFIN／OUT（Pin 5／Pin 4，GN／UF）should be kept within the range $-0.3 \mathrm{~V} \leq$ REFIN／OUT $\leq \mathrm{V}_{C C}+0.3 \mathrm{~V}$ （see the Absolute Maximum Ratings section）．Particular care should be taken to observe these limits during power supply turn－on and turn－off sequences，when the voltage at $\mathrm{V}_{\mathrm{CC}}$（Pin 15／Pin 18，GN／UF）is in transition．

## Transfer Function

The digital－to－analog transfer function is

$$
\mathrm{V}_{\text {OUT }(I D E A L)}=2 \cdot \mathrm{k} / 2^{\mathrm{N}}\left[\mathrm{~V}_{\text {REF }}-\text { REFLO }\right]+\mathrm{REFLO}
$$

where $k$ is the decimal equivalent of the binary DAC input code， N is the resolution，and $\mathrm{V}_{\mathrm{REF}}$ is the voltage at the REFIN／OUT Pin．The resulting DAC output span is OV to $2 \cdot V_{\text {REF }}$ ，as it is necessary to tie REFLO to GND．$V_{\text {REF }}$ is nominally 1.25 V for LTC2655－L and 2．048V for LTC2655－H， in internal reference mode．

## Table 1

| COMMAND＊ |  |  |  |  |
| :---: | :---: | :---: | :---: | :--- |
| C3 | C2 | C1 | C0 |  |
| 0 | 0 | 0 | 0 | Write to Input Register $n$ |
| 0 | 0 | 0 | 1 | Update（Power－Up）DAC Register $n$ |
| 0 | 0 | 1 | 0 | Write to Input Register $n$ ，Update（Power－Up）All |
| 0 | 0 | 1 | 1 | Write to and Update（Power－Up）$n$ |
| 0 | 1 | 0 | 0 | Power－Down $n$ |
| 0 | 1 | 0 | 1 | Power－Down Chip（All DAC＇s and Reference） |
| 0 | 1 | 1 | 0 | Select Internal Reference（Power－Up Reference） |
| 0 | 1 | 1 | 1 | Select External Reference（Power－Down Reference） |
| 1 | 1 | 1 | 1 | No Operation |
| ADDRESS（n） |  |  |  |  |
| A3 | A2 | A1 | A0 |  |
| 0 | 0 | 0 | 0 | DAC A |
| 0 | 0 | 0 | 1 | DAC B |
| 0 | 0 | 1 | 0 | DAC C |
| 0 | 0 | 1 | 1 | DAC D |
| 1 | 1 | 1 | 1 | All DACs |

＊Command and address codes not shown are reserved and should not be used．

## Serial Interface

The LTC2655 communicates with a host using the stan－ dard 2 －wire $\mathrm{I}^{2} \mathrm{C}$ interface．The Timing Diagram（Figure 1） shows the timing relationship of the signals on the bus． The two bus lines，SDA and SCL，must be high when the bus is not in use．External pull－up resistors or current sources are required on these lines．The value of these pull－up resistors is dependent on the power supply and can be obtained from the $I^{2} \mathrm{C}$ specifications．For an $I^{2} \mathrm{C}$ bus operating in the fast mode，an active pull－up will be

## operation

Http：／／www．100y．com．tw
necessary if the bus capacitance is greater than 200pF． The LTC2655 is a receive－only（slave）device．The master can write to the LTC2655．The LTC2655 does not respond to a read command from the master．

## The START（S）and STOP（P）Conditions

When the bus is not in use，both SCL and SDA must be high． A bus master signals the beginning of a communication to a slave device by transmitting a START condition（see Figure 1）．A START condition is generated by transitioning SDA from high to low while SCL is high．When the master has finished communicating with the slave，itissues a STOP condition．A STOP condition is generated by transitioning SDA from low to high while SCL is high．The bus is then free for communication with another $I^{2} \mathrm{C}$ device．

## Acknowledge

The Acknowledge signal is used for handshaking between the master and the slave．An Acknowledge（active LOW） generated by the slave lets the master know that the lat－ est byte of information was received．The Acknowledge related clock pulse is generated by the master．The master releases the SDA line（HIGH）during the Acknowledge clock pulse．The slave－receiver must pull down the SDA bus line during the Acknowledge clock pulse so that it remains a stable LOW during the HIGH period of this clock pulse．The LTC2655 responds to a write by a master in this manner．The LTC2655 does not acknowledge a read （retains SDA HIGH during the period of the Acknowledge clock pulse）．

## Chip Address

The state of CA0，CA1 and CA2 decides the slave address of the part．The pins CA0，CA1 and CA2 can be each set to any one of three states： $\mathrm{V}_{\mathrm{CC}}$ ，GND or float．This results in 27 selectable addresses for the part．The slave address assignments are shown in Table 2.

In addition to the address selected by the address pins， the parts also respond to a global address．This address allows a common write to all LTC2655 parts to be accom－ plished with one 3－byte write transaction on the $\mathrm{I}^{2} \mathrm{C}$ bus．

The global address is a 7－bit on－chip hardwired address and is not selectable by CA0，CA1 and CA2．The addresses corresponding to the states of CAO，CA1 and CA2 and the global address are shown in Table 2．The maximum capacitive load allowed on the address pins（CAO，CA1 and CA2）is 10 pF ，as these pins are driven during address detection to determine if they are floating．

Table 2．Slave Address Map

| CA2 | CA1 | CAO | A6 | A5 | A4 | A3 | A2 | A1 | A0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| GND | GND | GND | 0 | 0 | 1 | 0 | 0 | 0 | 0 |
| GND | GND | FLOAT | 0 | 0 | 1 | 0 | 0 | 0 | 1 |
| GND | GND | V CC | 0 | 0 | 1 | 0 | 0 | 1 | 0 |
| GND | FLOAT | GND | 0 | 0 | 1 | 0 | 0 | 1 | 1 |
| GND | FLOAT | FLOAT | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
| GND | FLOAT | $V_{C C}$ | 0 | 1 | 0 | 0 | 0 | 0 | 1 |
| GND | $V_{C C}$ | GND | 0 | 1 | 0 | 0 | 0 | 1 | 0 |
| GND | $V_{C C}$ | FLOAT | 0 | 1 | 0 | 0 | 0 | 1 | 1 |
| GND | $V_{C C}$ | $V_{C C}$ | 0 | 1 | 1 | 0 | 0 | 0 | 0 |
| FLOAT | GND | GND | 0 | 1 | 1 | 0 | 0 | 0 | 1 |
| FLOAT | GND | FLOAT | 0 | 1 | 1 | 0 | 0 | 1 | 0 |
| FLOAT | GND | $V_{C C}$ | 0 | 1 | 1 | 0 | 0 | 1 | 1 |
| FLOAT | FLOAT | GND | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| FLOAT | FLOAT | FLOAT | 1 | 0 | 0 | 0 | 0 | 0 | 1 |
| FLOAT | FLOAT | $V_{C C}$ | 1 | 0 | 0 | 0 | 0 | 1 | 0 |
| FLOAT | $V_{C C}$ | GND | 1 | 0 | 0 | 0 | 0 | 1 | 1 |
| FLOAT | $V_{C C}$ | FLOAT | 1 | 0 | 1 | 0 | 0 | 0 | 0 |
| FLOAT | $V_{C C}$ | $V_{C C}$ | 1 | 0 | 1 | 0 | 0 | 0 | 1 |
| $V_{C C}$ | GND | GND | 1 | 0 | 1 | 0 | 0 | 1 | 0 |
| $V_{C C}$ | GND | FLOAT | 1 | 0 | 1 | 0 | 0 | 1 | 1 |
| $V_{C C}$ | GND | $V_{C C}$ | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| $V_{C C}$ | FLOAT | GND | 1 | 1 | 0 | 0 | 0 | 0 | 1 |
| $V_{C C}$ | FLOAT | FLOAT | 1 | 1 | 0 | 0 | 0 | 1 | 0 |
| $V_{C C}$ | FLOAT | $V_{C C}$ | 1 | 1 | 0 | 0 | 0 | 1 | 1 |
| $V_{C C}$ | $V_{C C}$ | GND | 1 | 1 | 1 | 0 | 0 | 0 | 0 |
| $V_{C C}$ | $V_{C C}$ | FLOAT | 1 | 1 | 1 | 0 | 0 | 0 | 1 |
| $V_{C C}$ | $V_{C C}$ | $V_{C C}$ | 1 | 1 | 1 | 0 | 0 | 1 | 0 |
| GLOBAL ADDRESS | 1 | 1 | 1 | 0 | 0 | 1 | 1 |  |  |
|  |  |  |  |  |  |  |  |  |  |

## OPERATION

## Write Word Protocol

The master initiates communication with the LTC2655 with a START condition and a 7－bit slave address followed by the Write bit $(W)=0$ ．The LTC2655 acknowledges by pulling the SDA pin low at the 9th clock if the 7－bit slave address matches the address of the part（set by CAO，CA1 and CA2）or the global address．The master then transmits three bytes of write data．The LTC2655 acknowledges each byte of data by pulling the SDA line low at the 9th clock of each data byte transmission．After receiving three com－ plete bytes of data，the LTC2655 executes the command specified in the 24－bit input word．If more than three data bytes are transmitted after a valid 7－bit slave address，the LTC2655 does not acknowledge the extra bytes of data （SDA is high during the 9th clock）．The first byte of the input word consists of the 4－bit command followed by the 4－bit address．The next two bytes consist of the 16－bit data word．The 16－bit data word consists of the 16－bit，or 12－bit input code，MSB to LSB，followed by 0 or 4 don＇t care bits（LTC2655－16 and LTC2655－12 respectively）．A typical LTC2655 write transaction is shown in Figure 2. The command（C3－CO）and address（A3－A0）assignments are shown in Table 1．The first four commands in the table consist of write and update operations．A write operation loads a 16－bit data word from the 32－bit shift register into the input register．In an update operation，the data word is copied from the input register to the DAC register and converted to an analog voltage at the DAC output．The update operation also powers up the DAC if it had been in power－down mode．The data path and registers are shown in the Block Diagram．

## Power－Down Mode

For power－constrained applications，power－down mode can be used to reduce the supply current whenever less than four outputs are needed．When in power－down，the buffer amplifiers，bias circuits and integrated reference circuits are disabled，and draw essentially zero current． The DAC outputs are put into a high－impedance state，and the output pins are passively pulled to ground through individual 80 k resistors．Input－and DAC－register contents are not disturbed during power－down．
Any channel or combination of channels can be put into power－down mode by using command 0100b in combina－ tion with the appropriate DAC address，（ $n$ ）．The integrated reference is automatically powered down when external reference mode is selected using command 0111b．In ad－ dition，all the DAC channels and the integrated reference together can be put into power－down mode using the Power－Down Chip command 0101b．For all power－down commands the 16－bit data word is ignored，butstill required in order to complete a full communication cycle．

Normal operation resumes by executing any command which includes a DAC update，in software as shown in Table 1 or using the asynchronous LDAC pin．The selected DAC is powered up as its voltage output is updated．When a DAC which is in a powered－down state is powered up and updated，normal settling is delayed．If less than four DACs are in a powered－down state prior to the update command， the power－up delay time is approximately $12 \mu \mathrm{~s}$ ．If on the other hand，all four DACs and the integrated reference are powered down，then the main bias generation circuit block has been automatically shut down in addition to the individual DAC amplifiers and the integrated reference．

[^0]胜特力电子（上海）86－21－34970699
胜特力 电子（深圳）86－755－83298787
Http：／／www． 100 y．com．tw

## operation

In this case，the power－up delay time is approximately $14 \mu \mathrm{~s}$ ．The power－up of the integrated reference depends on the command that powered it down．If the reference is powered down using the Select External Reference com－ mand（0111b），then it can only be powered back up by sending the Select Internal Reference command（0110b）． However if the reference was powered down by sending the Power－Down Chip command（0101b），then in addition to the Select Internal Reference command（0110b），any command that powers up the DACs will also power－up the integrated reference．

## Reference Modes

For applications where an accurate external reference is not available，the LTC2655 has a user－selectable，inte－ grated reference．The LTC2655－L has a 1.25 V reference that provides a full－scale output of 2.5 V ．The LTC2655－H has a 2.048 V reference that provides a full－scale output of 4.096 V ．Both references exhibit a typical temperature drift of $2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ ．Internal reference mode can be selected by using command 0110 b ，and is the power－on default．A buffer is needed ifthe internal reference is required to drive external circuitry．For reference stability and low noise，it is recommended that a $0.1 \mu \mathrm{~F}$ capacitor be tied between REFCOMP and GND．In this configuration，the internal reference can drive up to $0.1 \mu$ F capacitive load without any stability problems．In order to ensure stable operation，the capacitive load on the REFIN／OUT pin should not exceed the capacitive load on the REFCOMP pin．

The DAC can also operate in external reference mode using command 0111b．In this mode，the REFIN／OUT pin acts as an input that sets the DAC＇s reference voltage．This input is high impedance and does not load the external reference source．The acceptable voltage range at this pin is $0.5 \mathrm{~V} \leq$ REFIN／OUT $\leq \mathrm{V}_{\text {CC }} / 2$ ．The resulting full－scale output voltage is $2 \bullet V_{\text {REFIN／OUT．}}$ ．For using external refer－ ence at start－up，see the Power Supply Sequencing and Start－Up Sections．

## Integrated Reference Buffers

Each of the four DACs in LTC2655 has its own integrated high performance reference buffer．The buffers have very high input impedance and do not load the reference volt－ age source．These buffers shield the reference voltage from glitches caused by DAC switching and thus minimize DAC－to－DAC dynamic crosstalk．By tying $0.22 \mu$ F capacitors between REFCOMP and GND，and also between REFIN／OUT and GND，the crosstalk can be reduced to less than $1 \mathrm{nV} \cdot \mathrm{s}$ ． See the curve DAC－to－DAC Crosstalk（Dynamic）in the Typical Performance Characteristics section．

## Voltage Outputs

Each of the four rail－to－rail amplifiers contained in LTC2655 has guaranteed load regulation when sourcing or sinking up to 15 mA at 5 V （ 7.5 mA at 3 V ）．

Load regulation is a measure of the amplifier＇s ability to maintain the rated voltage accuracy over a wide range of load conditions．The measured change in output voltage per milliampere of forced load current change is expressed in LSB／mA．

DC output impedance is equivalent to load regulation，and may be derived from it by simply calculating a change in units from LSB／mA to ohms．The amplifiers＇DC output impedance is $0.040 \Omega$ when driving a load well away from the rails．

When drawing a load current from either rail，the output voltage headroom with respect to that rail is limited by the $30 \Omega$ typical channel resistance of the output devices； e．g．，when sinking 1 mA ，the minimum output voltage $=$ $30 \Omega \cdot 1 \mathrm{~mA}=30 \mathrm{mV}$ ．See the graph Headroom at Rails vs Output Current in the Typical Performance Characteristics section．

The amplifiers are stable driving capacitive loads of up to 1000 pF ．

## OPERATION

## Board Layout

The excellent load regulation and DC crosstalk performance of these devices is achieved in part by keeping signal and power grounds separate．

The PC board should have separate areas for the analog and digital sections of the circuit．This keeps digital signals away from sensitive analog signals and facilitates the use of separate digital and analog ground planes which have minimal capacitive and resistive interaction with each other．

Digital and analog ground planes should be joined at only one point，establishing a system star ground as close to the device＇s ground pin as possible．Ideally，the analog ground plane should be located on the component side of the board，and should be allowed to run under the part to shield it from noise．Analog ground should be a continuous and uninterrupted plane，except for necessary lead pads and vias，with signal traces on another layer．
The GND pin functions as a return path for power supply currents in the device and should be connected to analog ground．The REFLO pin should be connected to system star ground．Resistance from the REFLO pin to system star ground should be as low as possible．

## Rail－to－Rail Output Considerations

In any rail－to－rail voltage output device，the output is limited to voltages within the supply range．

Since the analog outputs of the device cannot go below ground，they may limit for the lowest codes as shown in Figure 3b．Similarly，limiting can occur in external refer－ ence mode near full scale when the REFIN／OUT pin is at $\mathrm{V}_{\text {CC }} / 2$ ．If $\mathrm{V}_{\text {REFIN／OUT }}=\mathrm{V}_{\mathrm{CC}} / 2$ and the DAC full－scale error （FSE）is positive，the output for the highest codes limits at $V_{C C}$ as shown in Figure 3c．No full－scale limiting can occur if $\mathrm{V}_{\text {REFIN／OUT }} \leq\left(\mathrm{V}_{\text {CC }}-\mathrm{F}_{\text {SE }}\right) / 2$ ．

Offset and linearity are defined and tested over the region of the DAC transfer function where no output limiting can occur．

```
勝 特 力 材 料 886-3-5753170
胜特力电子(上海) 86-21-34970699
胜特力 电子(深圳) 86-755-83298787
Http：／／www．100y．com．tw
```


## LTC2655

## operation

## OPERATION



Figure 3．Effects of Rail－to－Rail Operation On a DAC Transfer Curve．（a）Overall Transfer Function， （b）Effect of Negative Offset for Codes Near Zero－Scale，（c）Effect of Positive Full－Scale Error for Codes Near Full－Scale

```
勝 特 力 材 料 886-3-5753170
胜特力 电子(上海) 86-21-34970699
胜特力电子(深圳) 86-755-83298787
    Http://www. 100y. com. tw
```

25

## LTC2655

## PACKAGE DESCRIPTION

## GN Package

16-Lead Plastic SSOP
(Reference LTC DWG \# 05-08-1641)


RECOMMENDED SOLDER PAD LAYOUT


NOTE:

1. CONTROLLING DIMENSION: INCHES
2. DIMENSIONS ARE IN $\frac{\text { INCHES }}{\text { (MILLIMETERS) }}$
3. DRAWING NOT TO SCALE
*DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH
SHALL NOT EXCEED 0.006 " ( 0.152 mm ) PER SIDE
**DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD
FLASH SHALL NOT EXCEED 0.010 " ( 0.254 mm ) PER SIDE


PACKAGE DESCRIPTION
UF Package
20－Lead（ $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ ）Plastic QFN
（Reference LTC DWG \＃05－08－1710 Rev A）


勝 特 力 材 料 886－3－5753170
胜特力 电子（上海）86－21－34970699
胜特力 电子（深圳）86－755－83298787
Http：／／www．100y．com．tw

## TYPICAL APPLICATION

## $\pm 5 \mathrm{~V}$ Bipolar Output DAC



## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LTC2609／LTC2619／ LTC2629 | Quad 16－／14－／12－Bit I ${ }^{2} \mathrm{C}$ V ${ }_{\text {Out }}$ DACs | $250 \mu \mathrm{~A}$ per DAC， 2.7 V to 5.5 V Supply Range，Rail－to－Rail Output with Separate $V_{\text {REF }}$ Pins for Each DAC，SSOP－16 Package |
| $\begin{aligned} & \text { LTC2605/LTC2615/ } \\ & \text { LTC2625 } \end{aligned}$ | Octal 16－／14－／12－Bit I2 ${ }^{\text {C }}$ V OUT DACs | $250 \mu \mathrm{~A}$ per DAC， 2.7 V to 5.5 V Supply Range，Rail－to－Rail Output， SSOP－16 Package |
| $\begin{aligned} & \text { LTC2607/LTC2617/ } \\ & \text { LTC2627 } \end{aligned}$ | Dual 16－／14－／12－Bit I ${ }^{2} \mathrm{C}$ V ${ }_{\text {Out }}$ DACs | $260 \mu \mathrm{~A}$ per DAC， 2.7 V to 5.5 V Supply Range，Rail－to－Rail Output， $3 \mathrm{~mm} \times 4 \mathrm{~mm}$ DFN－12 Package |
| LTC2606／LTC2616／ LTC2626 | Single 16－／14－／12－Bit $\mathrm{I}^{2} \mathrm{C}$ V ${ }_{\text {OUT }}$ DACs | $270 \mu \mathrm{~A}$ per DAC， 2.7 V to 5.5 V Supply Range，Rail－to－Rail Output， $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN－10 Package |
| LTC2654 | Quad 16－／12－Bit SPI Vout DACs with $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$（Max） Reference | $\begin{aligned} & \pm 4 \text { LSB INL, } \pm 1 \text { LSB DNL, } 4 \mathrm{~mm} \times 4 \mathrm{~mm} \text { QFN-20, Narrow SSOP-16 } \\ & \text { Packages } \end{aligned}$ |
| LTC2656／LTC2657 | Octal 16－／12－Bit SPI／ $1^{2} \mathrm{C}$ V Out DACs with $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$（Max） Reference | $\pm 4 \mathrm{LSB}$ INL，$\pm 1$ LSB DNL， $4 \mathrm{~mm} \times 5 \mathrm{~mm}$ QFN－20，TSSOP－20 Packages |
| LTC2634／LTC2635 | Quad 12－／10－／8－Bit SP／／$/{ }^{2} \mathrm{C}$ V OUT DACs with $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ （Typ）Reference | $125 \mu \mathrm{~A}$ per DAC， 2.7 V to 5.5 V Supply Range，Rail－to－Rail Output， $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ QFN－16 and MSOP－10 Packages |
| LTC2636／LTC2637 | Octal 12－／10－／8－Bit SPI／／${ }^{2} \mathrm{C}$ V VOUT DACs with $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ （Typ）Reference | $125 \mu \mathrm{~A}$ per DAC， 2.7 V to 5.5 V Supply Range，Rail－to－Rail Output， $4 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN－14 and MSOP－16 Packages |
| LTC2630／LTC2631 | Single 12－／10－／8－Bit SPI／／2 ${ }^{2}$ V $V_{\text {OUT }}$ DACs with Bidirectional 10ppm／${ }^{\circ} \mathrm{C}$（Typ）Reference | $180 \mu \mathrm{~A}$ per DAC， 2.7 V to 5.5 V Supply Range，Rail－to－Rail Output， 6－Lead SC70 Package（LTC2630），8－Lead TSOT－23（LTC2631） |
| LTC2641／LTC2642 | Single 16－／14－／12－Bit SPI V ${ }_{\text {OUT }}$ DACs with $\pm 1$ LSB INL，DNL | $\pm 1 \mathrm{LSB}$（Max）INL，DNL，120 $\mu$ A， $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN and MSOP Packages |
| LTC1669 | $10-\mathrm{Bit} \mathrm{I}^{2} \mathrm{C}$ Interface $\mathrm{V}_{\text {OUT }}$ Micropower DAC | $60 \mu \mathrm{~A}, \pm 0.75$ LSB DNL，Rail－to－Rail， 5 －Lead SOT－23 and MSOP－8 Packages |
| LTC6240 | Single 18MHz，CMOS Op Amp | Low Noise，Rail－to－Rail |
| LT1991 | Precision Gain Selectable Difference Amplifier | $100 \mu A$ Micropower，Pin Selectable Gain $=-13$ to 14 |


[^0]:    勝 特 力 材 料 886－3－5753170

