#### Features

- Utilizes the AVR<sup>®</sup> RISC Architecture
- AVR High-performance and Low-power RISC Architecture
  - 120 Powerful Instructions Most Single Clock Cycle Execution
  - 32 x 8 General Purpose Working Registers
  - Fully Static Operation
- Up to 20 MIPS Throughput at 20 MHz
  - Data and Non-volatile Program and Data Memories – 2K Bytes of In-System Self Programmable Flash Endurance 10,000 Write/Erase Cycles
    - 128 Bytes In-System Programmable EEPROM Endurance: 100,000 Write/Erase Cycles
    - 128 Bytes Internal SRAM
    - Programming Lock for Flash Program and EEPROM Data Security
- Peripheral Features
  - One 8-bit Timer/Counter with Separate Prescaler and Compare Mode
  - One 16-bit Timer/Counter with Separate Prescaler, Compare and Capture Modes
  - Four PWM Channels
  - On-chip Analog Comparator
  - Programmable Watchdog Timer with On-chip Oscillator
  - USI Universal Serial Interface
  - Full Duplex USART
- Special Microcontroller Features
  - debugWIRE On-chip Debugging
  - In-System Programmable via SPI Port
  - External and Internal Interrupt Sources
  - Low-power Idle, Power-down, and Standby Modes
  - Enhanced Power-on Reset Circuit
  - Programmable Brown-out Detection Circuit
  - Internal Calibrated Oscillator
- I/O and Packages
  - 18 Programmable I/O Lines
  - 20-pin PDIP, 20-pin SOIC, 20-pad QFN/MLF
- Operating Voltages
  - 1.8 5.5V (ATtiny2313V)
  - 2.7 5.5V (ATtiny2313)
- Speed Grades
  - ATtiny2313V: 0 4 MHz @ 1.8 5.5V, 0 10 MHz @ 2.7 5.5V
  - ATtiny2313: 0 10 MHz @ 2.7 5.5V, 0 20 MHz @ 4.5 5.5V
- Typical Power Consumption
  - Active Mode
    - 1 MHz, 1.8V: 230 µA
    - 32 kHz, 1.8V: 20 µA (including oscillator)
  - Power-down Mode
    - < 0.1 µA at 1.8V

勝特力材料 886-3-5753170 胜特力电子(上海) 86-21-54151736 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw



8-bit **AVR**<sup>®</sup> Microcontroller with 2K Bytes In-System Programmable Flash

### ATtiny2313/V

Preliminary Summary

Rev. 2543IS-AVR-04/06





#### **Pin Configurations**

Figure 1. Pinout ATtiny2313



NOTE: Bottom pad should be soldered to ground.

#### Overview

The ATtiny2313 is a low-power CMOS 8-bit microcontroller based on the AVR enhanced RISC architecture. By executing powerful instructions in a single clock cycle, the ATtiny2313 achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed.

勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-54151736 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw

### <sup>2</sup> ATtiny2313/V

ATtiny2313/V

#### **Block Diagram**





WWW.100Y.COM.

特力材料 886-3-5753170 勝 胜特力电子(上海) 86-21-54151736 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw

DOX.COM.TW

WWW.100Y.COM.TW



WWW.100Y.COM. The AVR core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers.

> The ATtiny2313 provides the following features: 2K bytes of In-System Programmable Flash, 128 bytes EEPROM, 128 bytes SRAM, 18 general purpose I/O lines, 32 general purpose working registers, a single-wire Interface for On-chip Debugging, two flexible Timer/Counters with compare modes, internal and external interrupts, a serial programmable USART, Universal Serial Interface with Start Condition Detector, a programmable Watchdog Timer with internal Oscillator, and three software selectable power saving modes. The Idle mode stops the CPU while allowing the SRAM, Timer/Counters, and interrupt system to continue functioning. The Power-down mode saves the register contents but freezes the Oscillator, disabling all other chip functions until the next interrupt or hardware reset. In Standby mode, the crystal/resonator Oscillator is running while the rest of the device is sleeping. This allows very fast start-up combined with low-power consumption.

> The device is manufactured using Atmel's high density non-volatile memory technology. The On-chip ISP Flash allows the program memory to be reprogrammed In-System through an SPI serial interface, or by a conventional non-volatile memory programmer. By combining an 8-bit RISC CPU with In-System Self-Programmable Flash on a monolithic chip, the Atmel ATtiny2313 is a powerful microcontroller that provides a highly flexible and cost effective solution to many embedded control applications.

> The ATtiny2313 AVR is supported with a full suite of program and system development tools including: C Compilers, Macro Assemblers, Program Debugger/Simulators, In-Circuit Emulators, and Evaluation kits.

ATtiny2313/V

4

勝特力材料 886-3-5753170 胜特力电子(上海) 86-21-54151736 胜特力电子(深圳) 86-755-83298787 Http://www. 100y. com. tw

WWW.100Y.COM.

100Y.COM

| Pin Descriptions |                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vcc              | Digital supply voltage.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| GND              | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Port A (PA2PA0)  | Port A is a 3-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port A output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port A pins that are externally pulled low will source current if the pull-up resistors are activated. The Port A pins are tri-stated when a reset condition becomes active, even if the clock is not running.  |
|                  | Port A also serves the functions of various special features of the ATtiny2313 as listed on page 53.                                                                                                                                                                                                                                                                                                                                      |
| Port B (PB7PB0)  | Port B is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port B output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not running. |
|                  | Port B also serves the functions of various special features of the ATtiny2313 as listed on page 53.                                                                                                                                                                                                                                                                                                                                      |
| Port D (PD6PD0)  | Port D is a 7-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port D output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated. The Port D pins are tri-stated when a reset condition becomes active, even if the clock is not running.  |
|                  | Port D also serves the functions of various special features of the ATtiny2313 as listed on page 56.                                                                                                                                                                                                                                                                                                                                      |
| RESET            | Reset input. A low level on this pin for longer than the minimum pulse length will gener-<br>ate a reset, even if the clock is not running. The minimum pulse length is given in Table<br>15 on page 34. Shorter pulses are not guaranteed to generate a reset. The Reset Input<br>is an alternate function for PA2 and dW.                                                                                                               |
| XTAL1            | Input to the inverting Oscillator amplifier and input to the internal clock operating circuit. XTAL1 is an alternate function for PA0.                                                                                                                                                                                                                                                                                                    |
| XTAL2            | Output from the inverting Oscillator amplifier. XTAL2 is an alternate function for PA1.                                                                                                                                                                                                                                                                                                                                                   |
| Resources        | A comprehensive set of development tools, application notes and datasheets are avail-<br>able for downloadon http://www.atmel.com/avr.                                                                                                                                                                                                                                                                                                    |
|                  |                                                                                                                                                                                                                                                                                                                                                                                                                                           |



WWW.



| legister                   | r Summ               | nary           |                                        |                 |                                      |                                          | Http://w                                  |                   |                  |            |
|----------------------------|----------------------|----------------|----------------------------------------|-----------------|--------------------------------------|------------------------------------------|-------------------------------------------|-------------------|------------------|------------|
| Address                    | r Summ               | Bit 7          | Bit 6                                  | Bit 5           | Bit 4                                | Bit 3                                    | Bit 2                                     | Bit 1             | Bit 0            | Page       |
| 0x3F (0x5F)                | SREG                 |                | I                                      | Н               | S                                    | V                                        | N                                         | Z                 | C                | 7          |
| 0x3E (0x5E)                | Reserved             |                | 1002                                   | - I             | -                                    |                                          |                                           | 1                 | -                |            |
| 0x3D (0x5D)                | SPL                  | SP7            | SP6                                    | SP5             | SP4                                  | SP3                                      | SP2                                       | SP1               | SP0              | 10         |
| 0x3C (0x5C)                | OCR0B                |                | N.100 F                                |                 | Timer/Counter0 -                     |                                          | 1</td <td>DVI-</td> <td></td> <td>78</td> | DVI-              |                  | 78         |
| 0x3B (0x5B)                | GIMSK                | INT1           | INT0                                   | PCIE            | _                                    | <u> </u>                                 | 100-1                                     |                   | -                | 60<br>62   |
| 0x3A (0x5A)<br>0x39 (0x59) | TIMSK                | INTF1<br>TOIE1 | INTF0<br>OCIE1A                        | OCIE1B          | - 12                                 | -<br>ICIE1                               | -<br>OCIE0B                               | -<br>TOIE0        | OCIE0A           | 79, 110    |
| 0x38 (0x58)                | TIFR                 | TOV1           | OCF1A                                  | OCF1B           | -                                    | ICF1                                     | OCF0B                                     | TOV0              | OCF0A            | 79         |
| 0x37 (0x57)                | SPMCSR               |                |                                        | 1.0-            | СТРВ                                 | RFLB                                     | PGWRT                                     | PGERS             | SELFPRGEN        | 156        |
| 0x36 (0x56)                | OCR0A                |                | N.I.                                   |                 | Timer/Counter0 -                     |                                          |                                           | 1.COM             |                  | 78         |
| 0x35 (0x55)                | MCUCR                | PUD            | SM1                                    | SE              | SM0                                  | ISC11                                    | ISC10                                     | ISC01             | ISC00            | 53         |
| 0x34 (0x54)<br>0x33 (0x53) | MCUSR<br>TCCR0B      | –<br>FOC0A     | –<br>FOC0B                             | 00 <u>-</u> CO  | -                                    | WDRF<br>WGM02                            | BORF<br>CS02                              | EXTRF<br>CS01     | PORF<br>CS00     | 37<br>77   |
| 0x32 (0x52)                | TCNT0                | TOCOA          | ТОСОВ                                  |                 | Timer/Co                             | unter0 (8-bit)                           | 0302                                      | 0301              | 0300             | 78         |
| 0x31 (0x51)                | OSCCAL               | - V            | CAL6                                   | CAL5            | CAL4                                 | CAL3                                     | CAL2                                      | CAL1              | CALO             | 25         |
| 0x30 (0x50)                | TCCR0A               | COM0A1         | COM0A0                                 | COM0B1          | COM0B0                               | -                                        |                                           | WGM01             | WGM00            | 74         |
| 0x2F (0x4F)                | TCCR1A               | COM1A1         | COM1A0                                 | COM1B1          | COM1BO                               | -                                        | -                                         | WGM11             | WGM10            | 105        |
| 0x2E (0x4E)                | TCCR1B               | ICNC1          | ICES1                                  |                 | WGM13                                | WGM12                                    | CS12                                      | CS11              | CS10             | 108<br>109 |
| 0x2D (0x4D)<br>0x2C (0x4C) | TCNT1H<br>TCNT1L     | -              | NIX-                                   |                 | er/Counter1 – Co<br>er/Counter1 – Co | -                                        |                                           | .Va               | N.               | 109        |
| 0x2B (0x4B)                | OCR1AH               | 1.1            |                                        |                 | /Counter1 – Com                      |                                          |                                           | N.100 F           | CONL             | 109        |
| 0x2A (0x4A)                | OCR1AL               | W.             | N                                      | Timer           | r/Counter1 – Com                     | pare Register A I                        | Low Byte                                  | 1001              | The second       | 109        |
| 0x29 (0x49)                | OCR1BH               | 1.1            | 1                                      |                 | /Counter1 - Com                      |                                          |                                           | W.L               | COM              | 110        |
| 0x28 (0x48)                | OCR1BL               | VI.            | Y                                      |                 | r/Counter1 – Com                     | pare Register B I                        | Low Byte                                  | 100               | - anti-          | 110        |
| 0x27 (0x47)<br>0x26 (0x46) | Reserved<br>CLKPR    | –<br>CLKPCE    |                                        |                 |                                      | –<br>CLKPS3                              | –<br>CLKPS2                               | -<br>CLKPS1       | -<br>CLKPS0      | 27         |
| 0x25 (0x45)                | ICR1H                | OLIVIOL        |                                        | Timer/          | Counter1 - Input (                   |                                          |                                           | OLIGI OT          | OEKI OO          | 110        |
| 0x24 (0x44)                | ICR1L                | T a            |                                        | Timer/          | Counter1 - Input                     | Capture Register                         | Low Byte                                  | 1                 | JUL ON           | 110        |
| 0x23 (0x43)                | GTCCR                | COMP           | - 182                                  | N N-            |                                      | 011-                                     |                                           | ALV-              | PSR10            | 82         |
| 0x22 (ox42)                | TCCR1C               | FOC1A          | FOC1B                                  |                 | 109                                  | -011-1                                   | -                                         |                   |                  | 109        |
| 0x21 (0x41)<br>0x20 (0x40) | WDTCSR<br>PCMSK      | WDIF<br>PCINT7 | WDIE<br>PCINT6                         | WDP3<br>PCINT5  | WDCE<br>PCINT4                       | WDE<br>PCINT3                            | WDP2<br>PCINT2                            | WDP1<br>PCINT1    | WDP0<br>PCINT0   | 42<br>62   |
| 0x20 (0x40)<br>0x1F (0x3F) | Reserved             | - CINT7        | -                                      | -               | -                                    | -                                        | -                                         |                   | -                | 02         |
| 0x1E (0x3E)                | EEAR                 |                | C.L.                                   | 14              | EEF                                  | ROM Address R                            | egister                                   |                   | N.100            | 15         |
| 0x1D (0x3D)                | EEDR                 | N.CO.          | No.                                    | N.              | EEPROM                               | Data Register                            | NT.                                       |                   |                  | 16         |
| 0x1C (0x3C)                | EECR                 |                | M                                      | EEPM1           | EEPM0                                | EERIE                                    | EEMPE                                     | EEPE              | EERE             | 16         |
| 0x1B (0x3B)                | PORTA<br>DDRA        | 1002           | -12M                                   |                 |                                      | 01                                       | PORTA2<br>DDA2                            | PORTA1<br>DDA1    | PORTA0<br>DDA0   | 58<br>58   |
| 0x1A (0x3A)<br>0x19 (0x39) | PINA                 |                |                                        |                 |                                      |                                          | PINA2                                     | PINA1             | PINA0            | 58         |
| 0x18 (0x38)                | PORTB                | PORTB7         | PORTB6                                 | PORTB5          | PORTB4                               | PORTB3                                   | PORTB2                                    | PORTB1            | PORTB0           | 58         |
| 0x17 (0x37)                | DDRB                 | DDB7           | DDB6                                   | DDB5            | DDB4                                 | DDB3                                     | DDB2                                      | DDB1              | DDB0             | 58         |
| 0x16 (0x36)                | PINB                 | PINB7          | PINB6                                  | PINB5           | PINB4                                | PINB3                                    | PINB2                                     | PINB1             | PINB0            | 58         |
| 0x15 (0x35)                | GPIOR2               | A 1003         | ······································ |                 |                                      | se I/O Register 2                        |                                           | -1                |                  | 20         |
| 0x14 (0x34)<br>0x13 (0x33) | GPIOR1<br>GPIOR0     | 1.1.2          | J.CUP-                                 | WT              |                                      | ose I/O Register 1<br>ose I/O Register 0 |                                           | N                 |                  | 20<br>20   |
| 0x13 (0x33)<br>0x12 (0x32) | PORTD                | NV-100         | PORTD6                                 | PORTD5          | PORTD4                               | PORTD3                                   | PORTD2                                    | PORTD1            | PORTD0           | 58         |
| 0x11 (0x31)                | DDRD                 | = 10           | DDD6                                   | DDD5            | DDD4                                 | DDD3                                     | DDD2                                      | DDD1              | DDD0             | 58         |
| 0x10 (0x30)                | PIND                 | NY Y           | PIND6                                  | PIND5           | PIND4                                | PIND3                                    | PIND2                                     | PIND1             | PIND0            | 58         |
| 0x0F (0x2F)                | USIDR                | 110101-        |                                        |                 |                                      | ta Register                              |                                           |                   | LICIONT          | 145        |
| 0x0E (0x2E)<br>0x0D (0x2D) | USISR<br>USICR       | USISIF         | USIOIF                                 | USIPF<br>USIWM1 | USIDC<br>USIWM0                      | USICNT3<br>USICS1                        | USICNT2<br>USICS0                         | USICNT1<br>USICLK | USICNT0<br>USITC | 146        |
| 0x0D (0x2D)<br>0x0C (0x2C) | UDR                  | JUSISIE        | JUSICIE                                | USIWWI          |                                      | Register (8-bit)                         | 031030                                    | JUGICLIN          | 0010             | 147        |
| 0x0B (0x2B)                | UCSRA                | RXC            | TXC                                    | UDRE            | FE                                   | DOR                                      | UPE                                       | U2X               | MPCM             | 130        |
| 0x0A (0x2A)                | UCSRB                | RXCIE          | TXCIE                                  | UDRIE           | RXEN                                 | TXEN                                     | UCSZ2                                     | RXB8              | TXB8             | 132        |
| 0x09 (0x29)                | UBRRL                |                | N.100                                  | CONT            | 15.5                                 | RH[7:0]                                  | L'and C                                   | UM.               |                  | 134        |
| 0x08 (0x28)                | ACSR                 | ACD            | ACBG                                   | ACO             | ACI                                  | ACIE                                     | ACIC                                      | ACIS1             | ACIS0            | 150        |
| 0x07 (0x27)<br>0x06 (0x26) | Reserved<br>Reserved |                | 00                                     | CGMP.           | CV -                                 |                                          |                                           | -11               | -                | 901 IS     |
| 0x06 (0x26)<br>0x05 (0x25) | Reserved             | -              |                                        | - C-OM          | -                                    | -                                        |                                           | COZ               | -                | WWW.       |
| 0x04 (0x24)                | Reserved             | - 1            | = 10                                   | N               | <u>111</u>                           | <u></u>                                  |                                           |                   | -                | 1.10       |
| 0x03 (0x23)                | UCSRC                | -              | UMSEL                                  | UPM1            | UPM0                                 | USBS                                     | UCSZ1                                     | UCSZ0             | UCPOL            | 133        |
| 0x02 (0x22)                | UBRRH                | -              |                                        |                 | M.1-1                                |                                          | UBRF                                      | RH[11:8]          |                  | 134        |
| 0x01 (0x21)<br>0x00 (0x20) | DIDR<br>Reserved     | -              |                                        | T.C.            |                                      |                                          | N '-                                      | AIN1D             | AIN0D            | 151        |

ATtiny2313/V WW

WWW.100Y.CO

THE LOOK CONL. TW

- Note: 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written.
  - 2. I/O Registers within the address range 0x00 0x1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions.
  - Some of the status flags are cleared by writing a logical one to them. Note that, unlike most other AVRs, the CBI and SBI instructions will only operate on the specified bit, and can therefore be used on registers containing such status flags. The CBI and SBI instructions work with registers 0x00 to 0x1F only.
  - 4. When using the I/O specific commands IN and OUT, the I/O addresses 0x00 0x3F must be used. When addressing I/O Registers as data space using LD and ST instructions, 0x20 must be added to these addresses.



WWW.100Y.COM

# Instruction Set Summary

| Mnemonics        | Operands          | Description                                                            | Operation                                                                                                      | Flags              | #Clocks |
|------------------|-------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------|---------|
| ARITHMETIC AND   | LOGIC INSTRUCTION | IS VICE AND                                                            | NTW THE REAL PROPERTY NEW                                                                                      | ł                  |         |
| ADD              | Rd, Rr            | Add two Registers                                                      | Rd ← Rd + Rr                                                                                                   | Z,C,N,V,H          | 1       |
| ADC              | Rd, Rr            | Add with Carry two Registers                                           | $Rd \leftarrow Rd + Rr + C$                                                                                    | Z,C,N,V,H          | 1       |
| ADIW             | Rdl,K             | Add Immediate to Word                                                  | Rdh:RdI ← Rdh:RdI + K                                                                                          | Z,C,N,V,S          | 2       |
| SUB              | Rd, Rr            | Subtract two Registers                                                 | Rd ← Rd - Rr                                                                                                   | Z,C,N,V,H          | 1       |
| SUBI             | Rd, K             | Subtract Constant from Register                                        | $Rd \leftarrow Rd - K$                                                                                         | Z,C,N,V,H          | 1       |
| SBC              | Rd, Rr            | Subtract with Carry two Registers                                      | $Rd \leftarrow Rd - Rr - C$                                                                                    | Z,C,N,V,H          | 1       |
| SBCI             | Rd, K             | Subtract with Carry Constant from Reg.                                 | Rd ← Rd - K - C                                                                                                | Z,C,N,V,H          | 1       |
| SBIW             | Rdl,K             | Subtract Immediate from Word                                           | Rdh:Rdl ← Rdh:Rdl - K                                                                                          | Z,C,N,V,S          | 2       |
|                  | Rd, Rr            | Logical AND Registers                                                  | $Rd \leftarrow Rd \bullet Rr$                                                                                  | Z,N,V              | 1       |
| ANDI<br>OR       | Rd, K<br>Rd, Rr   | Logical AND Register and Constant<br>Logical OR Registers              | $Rd \leftarrow Rd \bullet K$ $Rd \leftarrow Rd v Rr$                                                           | Z,N,V<br>Z,N,V     | 1       |
| ORI              | Rd, K             | Logical OR Register and Constant                                       | $Rd \leftarrow Rd \vee K$                                                                                      | Z,N,V              | 1       |
| EOR              | Rd, Rr            | Exclusive OR Registers                                                 | $Rd \leftarrow Rd \oplus Rr$                                                                                   | Z,N,V<br>Z,N,V     | 1       |
| COM              | Rd                | One's Complement                                                       | $Rd \leftarrow 0xFF - Rd$                                                                                      | Z,C,N,V            | 1       |
| NEG              | Rd                | Two's Complement                                                       | $Rd \leftarrow 0x00 - Rd$                                                                                      | Z,C,N,V,H          | 1       |
| SBR              | Rd,K              | Set Bit(s) in Register                                                 | $Rd \leftarrow Rd \vee K$                                                                                      | Z,N,V              | 1       |
| CBR              | Rd,K              | Clear Bit(s) in Register                                               | $Rd \leftarrow Rd \bullet (0xFF - K)$                                                                          | Z,N,V              | 1       |
| NC               | Rd                | Increment                                                              | $Rd \leftarrow Rd + 1$                                                                                         | Z,N,V              | 1       |
| DEC              | Rd                | Decrement                                                              | Rd ← Rd – 1                                                                                                    | Z,N,V              | 1       |
| TST              | Rd                | Test for Zero or Minus                                                 | $Rd \leftarrow Rd \bullet Rd$                                                                                  | Z,N,V              | 1       |
| CLR              | Rd                | Clear Register                                                         | $Rd \leftarrow Rd \oplus Rd$                                                                                   | Z,N,V              | 1       |
| SER              | Rd                | Set Register                                                           | $Rd \leftarrow 0xFF$                                                                                           | None               | 1       |
| BRANCH INSTRUC   |                   | N WW MA                                                                | NTW W 1007.                                                                                                    | ALL W              |         |
| RJMP             | k                 | Relative Jump                                                          | $PC \leftarrow PC + k + 1$                                                                                     | None               | 2       |
| JMP              | 1.V~              | Indirect Jump to (Z)                                                   | PC ← Z                                                                                                         | None               | 2       |
| RCALL            | k                 | Relative Subroutine Call                                               | $PC \leftarrow PC + k + 1$                                                                                     | None               | 3       |
| CALL             | 1001.0            | Indirect Call to (Z)                                                   |                                                                                                                | None               | 3       |
| RET              | CU CU             | Subroutine Return                                                      |                                                                                                                | None               | 4       |
| RETI             | Dd Da             | Interrupt Return                                                       | $PC \leftarrow STACK$                                                                                          | Nana               | 4       |
| CPSE<br>CP       | Rd,Rr<br>Rd,Rr    | Compare, Skip if Equal<br>Compare                                      | if $(Rd = Rr) PC \leftarrow PC + 2 \text{ or } 3$<br>Rd – Rr                                                   | None<br>Z, N,V,C,H | 1/2/3   |
| CPC              | Rd,Rr             | Compare with Carry                                                     | Rd - Rr - C                                                                                                    | Z, N,V,C,H         | 1       |
| CPI              | Rd,K              | Compare Register with Immediate                                        | Rd – K                                                                                                         | Z, N,V,C,H         | 1       |
| SBRC             | Rr, b             | Skip if Bit in Register Cleared                                        | if (Rr(b)=0) PC $\leftarrow$ PC + 2 or 3                                                                       | None               | 1/2/3   |
| SBRS             | Rr, b             | Skip if Bit in Register is Set                                         | if (Rr(b)=1) PC $\leftarrow$ PC + 2 or 3                                                                       | None               | 1/2/3   |
| SBIC             | P, b              | Skip if Bit in I/O Register Cleared                                    | if $(P(b)=0) PC \leftarrow PC + 2 \text{ or } 3$                                                               | None               | 1/2/3   |
| SBIS             | P, b              | Skip if Bit in I/O Register is Set                                     | if (P(b)=1) PC $\leftarrow$ PC + 2 or 3                                                                        | None               | 1/2/3   |
| BRBS             | s, k              | Branch if Status Flag Set                                              | if $(SREG(s) = 1)$ then $PC \leftarrow PC+k + 1$                                                               | None               | 1/2     |
| BRBC             | s, k              | Branch if Status Flag Cleared                                          | if $(SREG(s) = 0)$ then $PC \leftarrow PC + k + 1$                                                             | None               | 1/2     |
| BREQ             | k                 | Branch if Equal                                                        | if (Z = 1) then PC $\leftarrow$ PC + k + 1                                                                     | None               | 1/2     |
| BRNE             | k                 | Branch if Not Equal                                                    | if (Z = 0) then PC $\leftarrow$ PC + k + 1                                                                     | None               | 1/2     |
| BRCS             | k                 | Branch if Carry Set                                                    | if (C = 1) then PC $\leftarrow$ PC + k + 1                                                                     | None               | 1/2     |
| BRCC             | k                 | Branch if Carry Cleared                                                | if (C = 0) then PC $\leftarrow$ PC + k + 1                                                                     | None               | 1/2     |
| BRSH             | k                 | Branch if Same or Higher                                               | if (C = 0) then PC $\leftarrow$ PC + k + 1                                                                     | None               | 1/2     |
| BRLO             | k                 | Branch if Lower                                                        | if (C = 1) then PC $\leftarrow$ PC + k + 1                                                                     | None               | 1/2     |
| BRMI             | k                 | Branch if Minus<br>Branch if Plus                                      | if (N = 1) then PC $\leftarrow$ PC + k + 1<br>if (N = 0) then PC $\leftarrow$ PC + k + 1                       | None               | 1/2     |
| BRPL<br>BRGE     | k<br>k            | Branch if Plus<br>Branch if Greater or Equal, Signed                   | if (N = 0) then PC $\leftarrow$ PC + k + 1<br>if (N $\oplus$ V/= 0) then PC $\leftarrow$ PC + k + 1            | None               | 1/2     |
| BRGE             | k<br>k            | Branch if Greater or Equal, Signed<br>Branch if Less Than Zero, Signed | if $(N \oplus V = 0)$ then PC $\leftarrow$ PC + k + 1<br>if $(N \oplus V = 1)$ then PC $\leftarrow$ PC + k + 1 | None<br>None       | 1/2     |
| BRHS             | k                 | Branch if Half Carry Flag Set                                          | if $(H = 1)$ then PC $\leftarrow$ PC + k + 1                                                                   | None               | 1/2     |
| BRHC             | k                 | Branch if Half Carry Flag Cleared                                      | if (H = 0) then PC $\leftarrow$ PC + k + 1                                                                     | None               | 1/2     |
| BRTS             | k                 | Branch if T Flag Set                                                   | if (T = 1) then PC $\leftarrow$ PC + k + 1                                                                     | None               | 1/2     |
| BRTC             | k 📢               | Branch if T Flag Cleared                                               | if $(T = 0)$ then PC $\leftarrow$ PC + k + 1                                                                   | None               | 1/2     |
| BRVS             | k                 | Branch if Overflow Flag is Set                                         | if $(V = 1)$ then PC $\leftarrow$ PC + k + 1                                                                   | None               | 1/2     |
| BRVC             | k                 | Branch if Overflow Flag is Cleared                                     | if (V = 0) then PC $\leftarrow$ PC + k + 1                                                                     | None               | 1/2     |
| BRIE             | k                 | Branch if Interrupt Enabled                                            | if (I = 1) then PC $\leftarrow$ PC + k + 1                                                                     | None               | 1/2     |
| BRID             | k                 | Branch if Interrupt Disabled                                           | if (I = 0) then PC $\leftarrow$ PC + k + 1                                                                     | None               | 1/2     |
| BIT AND BIT-TEST | INSTRUCTIONS      | M.L. COM.                                                              | ALL NO.                                                                                                        |                    |         |
| SBI              | P,b               | Set Bit in I/O Register                                                | I/O(P,b) ← 1                                                                                                   | None               | 2       |
| CBI              | P,b               | Clear Bit in I/O Register                                              | I/O(P,b) ← 0                                                                                                   | None               | 2       |
| LSL              | Rd                | Logical Shift Left                                                     | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$                                                                 | Z,C,N,V            | 1       |
| LSR              | Rd                | Logical Shift Right                                                    | $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$                                                                 | Z,C,N,V            | 1       |
| ROL              | Rd                | Rotate Left Through Carry                                              | $Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7)$                                             | Z,C,N,V            | 1       |

TWW INNY.COM.TW

WWW.100Y.C

ME

### ATtiny2313/V

| Mnemonics      | Operands          | Description                                                 | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Flags        | #Clocks  |
|----------------|-------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------|
| ROR            | Rd                | Rotate Right Through Carry                                  | $Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Z,C,N,V      | 1        |
| ASR            | Rd                | Arithmetic Shift Right                                      | Rd(n) ← Rd(n+1), n=06                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Z,C,N,V      | 1        |
| SWAP           | Rd                | Swap Nibbles                                                | Rd(30)←Rd(74),Rd(74)←Rd(30)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | None         | 1        |
| BSET           | s                 | Flag Set                                                    | SREG(s) ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | SREG(s)      | 1        |
| BCLR           | S                 | Flag Clear                                                  | SREG(s) ← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | SREG(s)      | 1        |
| BST            | Rr, b<br>Rd, b    | Bit Store from Register to T<br>Bit load from T to Register | $T \leftarrow Rr(b)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | T<br>None    | 1        |
| SEC            | Ku, b             | Set Carry                                                   | $\frac{Rd(b) \leftarrow T}{C \leftarrow 1}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | C            | 1        |
| CLC            |                   | Clear Carry                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | C            | 1        |
| SEN            | 1.1               | Set Negative Flag                                           | N ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | N            | 1        |
| CLN            | N/m               | Clear Negative Flag                                         | N ← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Ν            | 1        |
| SEZ            | 1.1               | Set Zero Flag                                               | Z ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Z            | 1        |
| CLZ            | NT.               | Clear Zero Flag                                             | Z ← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Z            | 1        |
| SEI            |                   | Global Interrupt Enable                                     | I ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1            | 1        |
| CLI            | T.T.              | Global Interrupt Disable                                    | 1 ← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1            | 1        |
| SES<br>CLS     | CIN .             | Set Signed Test Flag                                        | $\begin{array}{c} S \leftarrow 1 \\ S \leftarrow 0 \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | S            | 1        |
| SEV            |                   | Clear Signed Test Flag<br>Set Twos Complement Overflow.     | V ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | V            | 1        |
| CLV            | WT                | Clear Twos Complement Overflow                              | $\vee \leftarrow 0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | V            | 1        |
| SET            | CONT              | Set T in SREG                                               | T ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | T            | 1        |
| CLT            | WI IN             | Clear T in SREG                                             | T ← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Ť            | 1        |
| SEH            | COMP              | Set Half Carry Flag in SREG                                 | H ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | H            | 1        |
| CLH            | - All             | Clear Half Carry Flag in SREG                               | H ← 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Н            | 1        |
| DATA TRANSFER  |                   |                                                             | A PART AND A PART A PAR |              |          |
| MOV            | Rd, Rr            | Move Between Registers<br>Copy Register Word                | $Rd \leftarrow Rr$ $Rd+1:Rd \leftarrow Rr+1:Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | None         | 1        |
| LDI            | Rd, Rr<br>Rd, K   | Load Immediate                                              | $Rd \leftarrow K$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | None None    | 1        |
| LD             | Rd, X             | Load Indirect                                               | $Rd \leftarrow (X)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | None         | 2        |
| LD             | Rd, X+            | Load Indirect and Post-Inc.                                 | $Rd \leftarrow (X), X \leftarrow X + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | None         | 2        |
| LD             | Rd, - X           | Load Indirect and Pre-Dec.                                  | $X \leftarrow X - 1, Rd \leftarrow (X)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | None         | 2        |
| LD             | Rd, Y             | Load Indirect                                               | Rd ← (Y)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | None         | 2        |
| LD             | Rd, Y+            | Load Indirect and Post-Inc.                                 | $Rd \leftarrow (Y),  Y \leftarrow Y + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | None         | 2        |
| LD             | Rd, - Y           | Load Indirect and Pre-Dec.                                  | $Y \leftarrow Y - 1, Rd \leftarrow (Y)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | None         | 2        |
| LDD            | Rd,Y+q            | Load Indirect with Displacement                             | $Rd \leftarrow (Y + q)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | None         | 2        |
| LD<br>LD       | Rd, Z<br>Rd, Z+   | Load Indirect<br>Load Indirect and Post-Inc.                | $Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z+1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | None<br>None | 2        |
| LD             | Rd, -Z            | Load Indirect and Pre-Dec.                                  | $Z \leftarrow Z - 1, Rd \leftarrow (Z)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | None         | 2        |
| LDD            | Rd, Z+q           | Load Indirect with Displacement                             | $Rd \leftarrow (Z + q)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | None         | 2        |
| LDS            | Rd, k             | Load Direct from SRAM                                       | Rd ← (k)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | None         | 2        |
| ST             | X, Rr             | Store Indirect                                              | $(X) \leftarrow Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | None         | 2        |
| ST             | X+, Rr            | Store Indirect and Post-Inc.                                | $(X) \leftarrow \operatorname{Rr}, X \leftarrow X + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | None         | 2        |
| ST             | - X, Rr           | Store Indirect and Pre-Dec.                                 | $X \leftarrow X - 1, (X) \leftarrow Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | None         | 2        |
| ST             | Y, Rr             | Store Indirect                                              | $(Y) \leftarrow Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | None         | 2        |
| ST ST          | Y+, Rr<br>- Y, Rr | Store Indirect and Post-Inc.<br>Store Indirect and Pre-Dec. | $(Y) \leftarrow \operatorname{Rr}, Y \leftarrow Y + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | None         | 2        |
| STD            | Y+q,Rr            | Store Indirect with Displacement                            | $Y \leftarrow Y - 1, (Y) \leftarrow Rr$ $(Y + q) \leftarrow Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | None<br>None | 2        |
| ST             | Z, Rr             | Store Indirect                                              | $(Z) \leftarrow Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | None         | 2        |
| ST             | Z+, Rr            | Store Indirect and Post-Inc.                                | $(Z) \leftarrow \operatorname{Rr}, Z \leftarrow Z + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | None         | 2        |
| ST             | -Z, Rr            | Store Indirect and Pre-Dec.                                 | $Z \leftarrow Z - 1$ , (Z) $\leftarrow Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | None         | 2        |
| STD            | Z+q,Rr            | Store Indirect with Displacement                            | (Z + q) ← Rr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | None         | 2        |
| STS            | k, Rr             | Store Direct to SRAM                                        | $(k) \leftarrow Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | None         | 2        |
| LPM            | DI Z              | Load Program Memory                                         | $R0 \leftarrow (Z)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | None         | 3        |
| LPM            | Rd, Z<br>Rd, Z+   | Load Program Memory                                         | $Rd \leftarrow (Z)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | None         | 3        |
| SPM            | Nu, 2†            | Load Program Memory and Post-Inc<br>Store Program Memory    | $Rd \leftarrow (Z), Z \leftarrow Z+1$ $(Z) \leftarrow R1:R0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | None<br>None |          |
| IN             | Rd, P             | In Port                                                     | $Rd \leftarrow P$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | None         | 1        |
| OUT            | P, Rr             | Out Port                                                    | P ← Rr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | None         | 1 1      |
| PUSH           | Rr                | Push Register on Stack                                      | STACK ← Rr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | None         | 2        |
| POP            | Rd                | Pop Register from Stack                                     | Rd ← STACK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | None         | 2        |
| MCU CONTROL IN | STRUCTIONS        | WT Soon WW                                                  | W T at 1002 - and I'm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              | 100      |
| NOP            |                   | No Operation                                                | NNN. CUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | None         | 1        |
| SLEEP          |                   | Sleep                                                       | (see specific descr. for Sleep function)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | None         | 1        |
| WDR<br>BREAK   |                   | Watchdog Reset                                              | (see specific descr. for WDR/timer)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | None         | 1<br>N/A |
| BREAK          | 1                 | Break                                                       | For On-chip Debug Only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | None         | N/A      |



勝特力材料 886-3-5753170 胜特力电子(上海) 86-21-54151736 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw



## 00Y.COM.TW **Ordering Information**

| Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code                                                                                                                                 | Package <sup>(1)</sup>                    | Operation Range               |
|----------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-------------------------------|
| 10                         | 1.8 - 5.5V   | ATtiny2313V-10PI<br>ATtiny2313V-10PU <sup>(2)</sup><br>ATtiny2313V-10SI<br>ATtiny2313V-10SU <sup>(2)</sup><br>ATtiny2313V-10MU <sup>(2)</sup> | 20P3<br>20P3<br>20S<br>20S<br>20S<br>20M1 | Industrial<br>(-40°C to 85°C) |
| 20                         | 2.7 - 5.5V   | ATtiny2313-20PI<br>ATtiny2313-20PU <sup>(2)</sup><br>ATtiny2313-20SI<br>ATtiny2313-20SU <sup>(2)</sup><br>ATtiny2313-20MU <sup>(2)</sup>      | 20P3<br>20P3<br>20S<br>20S<br>20S<br>20M1 | Industrial<br>(-40°C to 85°C) |

1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information Note: and minimum quantities.

2. Pb-free packaging alternative, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green. WWW.100Y.COM.T

3. For Speed vs.  $V_{CC}$  see Figure 82 on page 181 and Figure 83 on page 181.

WWW.100Y.COM.TW 力材料 886-3-5753170 特 胜特力电子(上海) 86-21-54151736 胜特力电子(深圳) 86-755-83298787 Http://www. 100y. com. tw

|      | Package Type                                                                  |
|------|-------------------------------------------------------------------------------|
| 20P3 | 20-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                      |
| 20S  | 20-lead, 0.300" Wide, Plastic Gull Wing Small Outline Package (SOIC)          |
| 20M1 | 20-pad, 4 x 4 x 0.8 mm Body, Quad Flat No-Lead/Micro Lead Frame Package (MLF) |

WW 100Y.COM.TW

WWW.100Y.C

WWW.100Y.COM.TW

### ATtiny2313/V

### **Packaging Information**

20P3







20S

### ATtiny2313/V

20M1







#### Errata

#### ATtiny2313 Rev B

The revision in this section refers to the revision of the ATtiny2313 device.

#### Wrong values read after Erase Only operation

- Parallel Programming does not work
- Watchdog Timer Interrupt disabled
- EEPROM can not be written below 1.9 volts

#### 1. Wrong values read after Erase Only operation

At supply voltages below 2.7 V, an EEPROM location that is erased by the Erase Only operation may read as programmed (0x00).

#### **Problem Fix/Workaround**

If it is necessary to read an EEPROM location after Erase Only, use an Atomic Write operation with 0xFF as data in order to erase a location. In any case, the Write Only operation can be used as intended. Thus no special considerations are needed as long as the erased location is not read before it is programmed.

#### 2. Parallel Programming does not work

Parallel Programming is not functioning correctly. Because of this, reprogramming of the device is impossible if one of the following modes are selected:

- In-System Programming disabled (SPIEN unprogrammed)
- Reset Disabled (RSTDISBL programmed)

#### **Problem Fix/Workaround**

Serial Programming is still working correctly. By avoiding the two modes above, the device can be reprogrammed serially.

#### 3. Watchdog Timer Interrupt disabled

If the watchdog timer interrupt flag is not cleared before a new timeout occurs, the watchdog will be disabled, and the interrupt flag will automatically be cleared. This is only applicable in interrupt only mode. If the Watchdog is configured to reset the device in the watchdog time-out following an interrupt, the device works correctly.

#### Problem fix / Workaround

Make sure there is enough time to always service the first timeout event before a new watchdog timeout occurs. This is done by selecting a long enough time-out period.

#### 4. EEPROM can not be written below 1.9 volts

Writing the EEPROM at  $V_{CC}$  below 1.9 volts might fail.

#### Problem fix / Workaround

Do not write the EEPROM when V<sub>CC</sub> is below 1.9 volts.

#### ATtiny2313 Rev A

Revision A has not been sampled.

勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-54151736 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw

14 ATtiny2313/V

### **Datasheet Revision** History

Changes from Rev. 2514H-02/05 to Rev. 25141-04/06

Please note that the referring page numbers in this section are referred to this document. The referring revision in this section are referring to the document revision.

- 1. Updated typos.
- 2. Updated Figure 1 on page 2.
- 3 Added "Resources" on page 6.
- 4. Updated "Default Clock Source" on page 25.
- 5. Updated "128 kHz Internal Oscillator" on page 30.
- 6. Updated "Power Management and Sleep Modes" on page 33
- 7. Updated Table 3 on page 25. Table 13 on page 33. Table 14 on page 34. Table 19 on page 45, Table 31 on page 63, Table 79 on page 180.
- Updated "External Interrupts" on page 62. 8.
- 9. Updated "Bit 7..0 – PCINT7..0: Pin Change Enable Mask 7..0" on page 65.
- 10. Updated "Bit 6 – ACBG: Analog Comparator Bandgap Select" on page 153.
- Updated "Calibration Byte" on page 164. 11.
- 12. Updated "DC Characteristics" on page 181.
- 13. Updated "Register Summary" on page 6.
- 14. Updated "Ordering Information" on page 10.
- Changed occurences of OCnA to OCFnA, OCnB to OCFnB and OC1x to 15. OCF1x.
- Changes from Rev. 2514G-10/04 to Rev. Updated Table 6 on page 24, Table 15 on page 34, Table 68 on page 161 1. 2514H-02/05 and Table 80 on page 180. 2. Changed CKSEL default value in "Default Clock Source" on page 22 to 8 MHz.
  - Updated "Programming the Flash" on page 166, "Programming the 3. EEPROM" on page 168 and "Enter Programming Mode" on page 164.
  - 4. Updated "DC Characteristics" on page 178.
  - MLF option updated to "Quad Flat No-Lead/Micro Lead Frame 5. (QFN/MLF)"

#### Changes from Rev. 2514F-08/04 to Rev. 2514G-10/04

2543IS-AVR-04/06

- Updated "Features" on page 1.
- Updated "Pinout ATtiny2313" on page 2.
- Updated "Ordering Information" on page 10.
- Updated "Packaging Information" on page 11.
- Updated "Errata" on page 14.

| Changes from Rev.   |       |                                                 |
|---------------------|-------|-------------------------------------------------|
| 2514E-04/04 to Rev. | WW 1. | Updated "Features" on page 1.                   |
| 2514F-08/04         | 2.    | Updated "Alternate Functions of Port B" on page |
|                     | 3.    | Updated "Calibration Byte" on page 161.         |

2. 3.

4. 5.

Updated "Calibration Byte" on page 161.



胜特力电子(上海) 86-21-54151736 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw

勝特力材料 886-3-5753170

53.

4.

5.

6.

7.

8.

1.

1.

4.



- Moved Table 69 on page 161 and Table 70 on page 162 to "Page Size" on page 161.
- Updated "Enter Programming Mode" on page 164.
- Updated "Serial Programming Algorithm" on page 174.
- Updated Table 78 on page 175.
- Updated "DC Characteristics" on page 178.
- 9. Updated "ATtiny2313 Typical Characteristics" on page 182.
- 10. Changed occurences of PCINT15 to PCINT7, EEMWE to EEMPE and EEWE to EEPE in the document.

#### Changes from Rev. 2514D-03/04 to Rev. 2514E-04/04

- Speed Grades changed
- 12MHz to 10MHz
- 24MHz to 20MHz
- 2. Updated Figure 1 on page 2.
- 3. Updated "Ordering Information" on page 10.
- 4. Updated "Maximum Speed vs. V<sub>CC</sub>" on page 181.
- 5. Updated "ATtiny2313 Typical Characteristics" on page 182.

#### Changes from Rev. 2514C-12/03 to Rev. 2514D-03/04

- 1. Updated Table 2 on page 22.
- 2. Replaced "Watchdog Timer" on page 39.
- 3. Added "Maximum Speed vs. V<sub>CC</sub>" on page 181.
- 4. "Serial Programming Algorithm" on page 174 updated.
- 5. Changed mA to µA in preliminary Figure 136 on page 208.
- 6. "Ordering Information" on page 10 updated.
  - MLF package option removed
- 7. Package drawing "20P3" on page 11 updated.
- 8. Updated C-code examples.
- 9. Renamed instances of SPMEN to SELFPRGEN, Self Programming Enable.

#### Changes from Rev. 2514B-09/03 to Rev. 2514C-12/03

Changes from Rev. 2514A-09/03 to Rev. 2514B-09/03

- Fixed typo from UART to USART and updated Speed Grades and Power Consumption Estimates in "Features" on page 1.
- 2. Updated "Pin Configurations" on page 2.
- 3. Updated Table 15 on page 34 and Table 80 on page 180.
  - Updated item 5 in "Serial Programming Algorithm" on page 174.

Updated "Calibrated Internal RC Oscillator" on page 24.

- 5. Updated "Electrical Characteristics" on page 178.
- 6. Updated Figure 82 on page 181 and added Figure 83 on page 181.
- 7. Changed SFIOR to GTCCR in "Register Summary" on page 6.
- 8. Updated "Ordering Information" on page 10.
- 9. Added new errata in "Errata" on page 14.

16 ATtiny2313/V



#### **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### **Regional Headquarters**

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-54151736 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw

#### **Atmel Operations**

#### Memory

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

#### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

#### **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

#### Biometrics/Imaging/Hi-Rel MPU/

High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

*Literature Requests* www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNTIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, or warranted for use as components in applications intended to support or sustain life.

© Atmel Corporation 2006. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, Everywhere You Are<sup>®</sup>, AVR<sup>®</sup>, AVR Studio<sup>®</sup>, and others, are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.