

# EL2090C 100 MHz DC-Restored Video Amplifier

EL2090C

## Features

- Complete video level restoration system
- 0.01% differential gain and 0.02° differential phase accuracy at NTSC
- 100 MHz bandwidth
- 0.1 dB flatness to 20 MHz
- Sample-and-hold has 15 nA typical leakage and 1.5 pC charge injection
- System can acquire DC correction level in 10  $\mu$ s, or 5 scan lines of 2  $\mu$ s each, to  $\frac{1}{2}$  IRE
- $V_S = \pm 5V$  to  $\pm 15V$
- TTL/CMOS hold signal

## Applications

- Input amplifier in video equipment
- Restoration amplifier in video mixers

## **Ordering Information**

Part No. Temp. Range Pkg. Outline# EL2090CN 0°C to +75°C 14-Pin P-DIP MDP0031 EL2090CM 0°C to + 75°C 16-Lead SOL MDP0027

# **General Description**

The EL2090C is the first complete DC-restored monolithic video amplifier sub-system. It contains a very high-quality video amplifier and a nulling sample-and-hold amplifier specifically designed to stabilize video performance. When the HOLD logic input is set to a logic 0 during a horizontal sync, the sampleand-hold amplifier may be used as a general-purpose op-amp to null the DC offset of the video amplifier. When the HOLD input goes to a logic 1 the sample-and-hold stores the correction voltage on the hold capacitor to maintain DC correction during the subsequent scan line.

The video amplifier is optimized for video characteristics, and performance at NTSC is nearly perfect. It is a current-feedback amplifier, so that -3 dB bandwidth changes little at various closed-loop gains. The amplifier easily drives video signal levels into 75 $\Omega$  loads. With 100 MHz bandwidth, the EL2090 is also useful in HDTV applications.

The sample-and-hold is optimized for fast sync pulse response. The application circuit shown will restore the video DC level in five scan lines, even if the HOLD pulse is only 2  $\mu$ s long. The output impedance of the sample-and-hold is low and constant over frequency and load current so that the performance of the video amplifier is not compromised by connections to the DC restore circuitry.

The EL2090C is fabricated in Elantec's proprietary Complementary Bipolar process which produces NPN and PNP transistors with equivalent AC and DC performance. The EL2090C is specified for operation over the 0°C to 75°C temperature range.



© 1990 Elantec, Inc.

| WWW.100X.C | <i>EL2090C</i>                | 1      |
|------------|-------------------------------|--------|
| WWW.1005   | 100 MHz DC-Restored Video Amp | lifier |

## Absolute Maximum Ratings (T<sub>A</sub> = 25°C)

| Voltage between V $+$ and V $-$                           | 36V                            | Current S/H <sub>OUT</sub>                           | 16 mA           |
|-----------------------------------------------------------|--------------------------------|------------------------------------------------------|-----------------|
| Voltage between V <sub>IN+</sub> , S/H <sub>IN+</sub> ,   |                                | Internal Power Dissipation                           | See Curves      |
| $S/H_{IN}-$ , $C_{HOLD}$ , and GND pins                   | (V+) + 0.5V                    | Operating Ambient Temperature Range                  | 0°C to 75°C     |
| $V_{OUT}$ Current<br>Current into $V_{IN-}$ and HOLD Pins | to (V-) -0.5V<br>60 mA<br>5 mA | Operating Junction Temperature<br>Plastic DIP or SOL | 150°C           |
| Current into $V_{IN}$ = and HOLD Fins                     | JIIA                           | Storage Temperature Range                            | -65°C to +150°C |

### **Important Note:**

All parameters having Min/Max specifications are guaranteed. The Test Level column indicates the specific device testing actually performed during production and Quality inspection. Elantec performs most electrical tests using modern high-speed automatic test  $equipment, specifically the LTX77 Series system. Unless otherwise noted, all tests are pulsed tests, therefore T_J = T_C = T_A.$ 

| Test Level | Test Procedure                                                                               |
|------------|----------------------------------------------------------------------------------------------|
| I          | 100% production tested and QA sample tested per QA test plan QCX0002.                        |
| п          | 100% production tested at $T_A = 25^{\circ}$ C and QA sample tested at $T_A = 25^{\circ}$ C, |
|            | $T_{MAX}$ and $T_{MIN}$ per QA test plan QCX0002.                                            |
| ш          | QA sample tested per QA test plan QCX0002.                                                   |
| IV         | Parameter is guaranteed (but not tested) by Design and Characterization Data.                |
| V          | Parameter is typical value at $T_A = 25^{\circ}C$ for information purposes only.             |

# **Open Loop DC Electrical Characteristics**

| Parameter             | Description                                                                                                                                   | Temp  | Min        | Тур   | Max     | Test Level     | Units     |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------|------------|-------|---------|----------------|-----------|
| Is                    | Total Supply Current                                                                                                                          | Full  |            | 14    | 17      | II             | mA        |
|                       | r Section (Not Restored)                                                                                                                      | 1 un  | -10        |       | - A     |                |           |
| V <sub>OS</sub>       | Input Offset Voltage                                                                                                                          | Full  |            | 8     | 70      | п              | mV        |
| I <sub>B+</sub>       | + V <sub>IN</sub> Input Bias Current                                                                                                          | Full  | MM.,       | 2     | 15      | п              | μΑ        |
| I <sub>B</sub> -      | -V <sub>IN</sub> Input Bias Current                                                                                                           | Full  | WW         | 30    | 150     | п              | μA        |
| R <sub>OL</sub>       | Transimpedance                                                                                                                                | 25°C  |            | 300   | COM     | v              | V/mA      |
| A <sub>VOL</sub>      | Open-Loop Voltage Gain;<br>V <sub>OUT</sub> = ±2V                                                                                             | Full  | 56         | 65    | V.CON   | п              | dB        |
| vo                    | $\label{eq:VS} \begin{array}{l} \text{Output Voltage Swing} \\ V_S = \pm 15V; R_L = 2 \ k\Omega \\ V_S = \pm 5V; R_L = 150\Omega \end{array}$ | Full  | ±12        | ±13   | oy.co   | п              | v         |
|                       |                                                                                                                                               | Full  | ±3.0       | ± 3.5 | V.C     | II             | v         |
| I <sub>SC</sub>       | Short-Circuit Current;<br>+ $V_{IN}$ Set to $\pm 2V$ ; - $V_{IN}$<br>to Ground through 1 k $\Omega$                                           | 25°C  | ±50        | ±90   | ±160    | CONTILLA<br>OW | mA        |
| ample-And-Ho          | old Section                                                                                                                                   | N.T.V |            |       | 1.100 1 | COMIT          | -1        |
| V <sub>OS</sub>       | Input Offset Voltage                                                                                                                          | Full  |            | 2     | 10      | п              | mV        |
| IB                    | Input Bias Current                                                                                                                            | Full  |            | 0.5   | 2.5     | П              | μA        |
| I <sub>OS</sub>       | Input Offset Current                                                                                                                          | Full  | < <b>1</b> | 0.05  | 0.5     | п              | μΑ        |
| $R_{IN, DIFF}$        | Input Differential Resistance                                                                                                                 | 25°C  |            | 200   |         | v              | kΩ        |
| R <sub>IN, COMM</sub> | Input Common-Mode Resistance                                                                                                                  | 25°C  | IN         | 100   |         | v              | $M\Omega$ |
| V <sub>CM</sub>       | Common-Mode Input Range                                                                                                                       | Full  | ±11        | ±12.5 |         | II             | v         |

TD is 3.9in

DY.COM.TW DOY.COM.TW 100Y.COM.TW

WW.100Y.COM.TV

WWW.100Y.COM.

# EL2090C 100 MHz DC-Restored Video Amplifier

## **Open Loop DC Electrical Characteristics**

WWW.100Y.COM.TW

100X.COM.TW

WW.100Y.COM.TW

WWW.100Y.COM.TW

| Parameter           | Description                                              | Temp. | Min  | Тур  | Max | Test Level | Units |
|---------------------|----------------------------------------------------------|-------|------|------|-----|------------|-------|
| ample-And-Ho        | ld Section — Contd.                                      | Con   | WT   | V    | M   | 100Y.CO.   | VT.   |
| A <sub>VOL</sub>    | Large Signal Voltage Gain                                | Full  | 15k  | 50k  | WWW | II CO      | V/V   |
| CMRR                | Common-Mode Rejection Ratio $V_{CM} = \pm 11V$           | Full  | 75   | 95   | WWY | II Y.C     | dB    |
| PSRR                | Power-Supply Rejection Ratio $V_S = \pm 5V$ to $\pm 15V$ | Full  | 75   | 95   | WW  | HOY.C      | dB    |
| V <sub>thresh</sub> | HOLD Pin Logic Threshold                                 | Full  | 0.8  | 1.4  | 2.0 | пол        | v     |
| Idroop              | Hold Mode Droop Current                                  | Full  | ON.  | 10   | 50  | п          | nA    |
| I <sub>charge</sub> | Charge Current Available to<br>Chold                     | Full  | ± 90 | ±135 |     | I II       | μΑ    |
| vo                  | Output Swing; $R_L = 2k$                                 | Full  | ±10  | ±13  |     | п          | v     |
| I <sub>SC</sub>     | Short-Circuit Current                                    | 25°C  | ±10  | ±17  | ±40 | п          | mA    |

| Parameter        | Description                                                               | Min            | Тур             | Max   | Test Level | Units             |
|------------------|---------------------------------------------------------------------------|----------------|-----------------|-------|------------|-------------------|
| ideo Amplifier S | ection                                                                    | 1              | 01.0            | M.T.W | 14 .       | .1                |
| SR               | SlewRate; $V_{OUT}$ from $-2$ to $+2V$                                    | NN NI.         | 600             | VT I  | v 🔨        | V/µs              |
| BW               | Bandwidth; -3 dB<br>±1 dB<br>±0.1 dB                                      | 75<br>35<br>10 | 100<br>60<br>20 | COM.T |            | MHz<br>MHz<br>MHz |
| Peaking<br>dG    | Differential Gain;<br>V <sub>IN</sub> from -0.7V to 0.7V;<br>F = 3.58 MHz | WW             | 0.01            | COM.  | v          | %                 |
| dθ               | Differential Phase;<br>$V_{IN}$ from $-0.7V$ to $0.7V$ ;<br>F = 3.58 MHz  | A.             | 0.02            | N.CU  | v          | °                 |
| ample-And-Hold   | Section                                                                   |                | NWW.            | J.V   | OM. W      |                   |
| BW               | Gain-Bandwidth Product                                                    | ~              | 1.3             | 100 2 | v          | MHz               |
| ΔQ               | Sample to Hold Charge<br>Injection (Note 1)                               | N<br>661       | 1.5             | 5     | COM        | pC                |
| ΔΤ               | Sample to Hold or Hold to<br>Sample Delay Time                            | W              | 20              | W.100 | v          | ns                |
| T <sub>s</sub>   | Sample to Hold Settling<br>Time to 2 mV                                   | TW             | 200             | NW.10 | v          | ns                |

NWW.1007.001 The logic to ground. 1100Y.COM.TV 100Y.COM.TW

WW.100Y.COM.



WW.100X.COM.TV





**EL2090C** 100 MHz DC-Restored Video Amplifier



### **Applications Information**

The EL2090C is a general purpose component and thus the video amplifier and sample-andhold pins are uncommitted. Therefore much of the ultimate performance as a DC-restored video amplifier will be set by external component values and parasitics. Some application considerations will be offered here.

The DC feedback from the sample-and-hold can be applied to either positive or negative inputs of the video amplifier (with appropriate phasing of the sample-and-hold amplifier inputs). We will consider feedback to the inverting video input. During a sample mode (the HOLD input at a logic low), the sample-and-hold acts as a simple nulling op-amp.

Ideally, the DC feedback resistor Raz is a high value so as not to couple a large amount of the AC signal on the video input back to the sampleand-hold amplifier output. The sample-and-hold output is a low impedance at high frequencies, but variations of the DC operating point will change the output impedance somewhat. No more than a few ohms output impedance change will occur, but this can cause gain variations in the 0.01% realm. This DC-dependent gain change is in fact a differential gain effect. Some small differential phase error will also be added. The best approach is to maximize the DC feedback resistor value so as to isolate the sampleand-hold from the video path as much as possible. Values of 1 k $\Omega$  or above for Raz will cause little to no video degradation.

This suggests that the largest applicable power supply voltages be used so that the output swing of the sample-and-hold can still correct for the variations of DC offset in the video input with large values of Raz. The typical application circuit shown will allow correction of  $\pm 1V$  inputs with good isolation of the sample-and-hold output. Good isolation is defined as no video degradation due to the insertion of the sample-andhold loop. Lower supply voltages will require a smaller value of DC feedback resistor to retain correction of the full input DC variation. The EL2090 differential phase performance is optimum at  $\pm$  9V supplies, and differential gain only marginally improves above this voltage. Since all video characteristics mildly degrade with increasing die temperature, the  $\pm 9V$  levels are somewhat better than  $\pm 15V$  supplies. However,  $\pm 15V$  supplies are quite usable.

Ultimate video performance, especially in HDTV applications, can also be optimized by setting the black-level reference such that the signal span at the video amplifier's output is set to its optimum range. For instance, setting the span to  $\pm 1V$  of output is preferable to a span of 0V to  $\pm 2V$ . The curves of differential gain and phase versus input DC offset will serve as guides.

The DC feedback resistor may be split so that a bypass capacitor is added to reduce the initially small sample-and-hold transients to even smaller levels. The corruption can be reduced to as low as 1 mV peak seen at the video amplifier output. The size of the capacitor should not be so large as to de-stabilize the sample-and-hold feedback loop, nor so small as to reduce the video amplifier's gain flatness. A resistor or some other video isolation network should be inserted between the video amplifier output and the sample-and-hold input to prevent excessive video from bleeding through the autozero section, as well as preventing spurious DC correction due to video signals confusing the sample-and-hold during autozero events. Figure 1 shows convenient component values. A full 3.58 MHz trap is not necessary for suppressing NTSC chroma burst interaction with the sample-and-hold input; the simple R-C network suggested in Figure 1 suffices.

# **EL2090C** 100 MHz DC-Restored Video Amplifier

### Applications Information - Contd.

The HOLD input to the sample-and-hold has a 1.4V threshold and is clamped to a diode below ground and 6V above ground. The hold step characteristics are not sensitive to logic high nor low levels (within TTL or CMOS swings), but logic slewrates greater than  $1000V/\mu s$  can couple noise and hold step into the sample-to-hold output waveforms. The logic slewrate should be greater than  $50V/\mu s$  to avoid hold jitter. To avoid artificially high droop in hold mode, the Chold pin and Chold itself should be guarded with circuit board traces connected to the output of the sample-and-hold. Low-leakage hold capacitors should be used, such as mica or mylar, but not ceramic. The excellent properties of more expensive polystyrene, polypropylene, or teflon capacitors are not needed.

The user should be aware of a combination of conditions that may make the EL2090 operate incorrectly upon power-up. The fault condition can be described by noticing that the sample-and-hold output (pin 11) appears locked at a voltage close to  $V_{CC}$ . This voltage is maintained regardless of changes at the inputs to the sample-and-hold (pins 5 and 6) or to the HOLD control input (pin 7). Two conditions must occur to bring this about:

1. A large value of Chold—usually values of 1000 pF or more. This is not an unusual situation. Many users want to reduce the size of the

hold step and increasing Chold is the most direct way to do this. Increasing Chold also reduces the slew rate of the sample and hold section but because of the limited size of the video signal, this is usually not a limitation.

2. A sampling interval (dictated by the HOLD pin) that is too small. By small, we mean less than 2  $\mu$ s.

For a sampling interval that is wide enough, there is enough time for the loop to close and for the amplifier to discharge whatever charge was dumped onto Chold it during the initial power spike and to then ramp up (or down) to the voltage that is proper for a balanced loop. When the sampling interval is too small, there is insufficient time for internal devices to recover from their initial saturated state from power-up because the feedback is not closed long enough. Therefore, typical recovery times for the loop are 2 µs or greater. Summarizing, the two things that could prevent proper saturation recovery are (as mentioned above) too large a capacitor which slows the charge and discharge rate of the stored voltage at Chold and too small a sampling interval in which the entire feedback loop is closed.

The circuit shown below prevents the fault condition from occurring by preventing the node from ever saturating. By clamping the value of Chold to some value lower than the supply voltage less



# EL2090C 100 MHz DC-Restored Video Amplifier

### Applications Information - Contd.

WW.100Y.COM.T

WWW.100Y.COM.

a saturation voltage, we prevent this node from approaching the positive rail. The maximum voltage is set by the resistive voltage divider (between V+ and GND) R1 and R2 plus a diode. This value can be adjusted if the maximum size of the input signal is known. The diode used is an off-the-shelf 1N914 or 1N916.

As is true of all 100 MHz amplifiers, good bypassing of the supplies to ground is mandatory. 1  $\mu$ F tantalums are sufficient, and 0.01  $\mu$ F leaded chip capacitors in parallel with medium value electrolytics are also good. Leads longer than  $\frac{1}{2}$ can induce a characteristic 150 MHz resonance and ringing.

The  $V_{IN-}$  of the video amplifier should have the absolute minimum of parasitic capacitance. Stray capacitance of more than 3 pF will cause peaking and compromise the gain flatness. The bandwidth of the amplifier is fundamentally set by the value of Rf. As demonstrated by the frequency response versus gain graph, the peaking and bandwidth is a weak function of gain. The EL2090 was designed for Rf =  $300\Omega$  giving optimum gain flatness at Av = +2. Unity-gain response is flattest for  $Rf = 360\Omega$ ; gains of +5 can use  $Rf = 270\Omega$ . In situations where the peaking is accentuated by load capacitance or -input capacitance the value of Rf will have to be increased, and some bandwidth will be sacrificed.

The  $V_{IN+}$  of the video amplifier should not look into an inductive source impedance. If the source is physically remote and a terminated input line is not provided, it may be necessary to connect an input "snubber" to ground. A snubber is a resistor in series with a capacitor which de-Q's the input resonance. Typical values are  $100\Omega$  and 30 pF.

The output of the video amplifier is sensitive to capacitive loads greater than 25 pF, and a snubber to ground or a resistor in series with the output is useful to isolate reactive loads.





TD is 6.6in

*EL2090C* 



WWW.100Y.COM.TW

100Y.COM.TW

WW.100Y.COM.TW

WWW.100Y.COM.TW



### **General Disclaimer**

Specifications contained in this data sheet are in effect as of the publication date shown. Elantec, Inc. reserves the right to make changes in the circuitry or specifications contained herein at any time without notice. Elantec, Inc. assumes no responsibility for the use of any circuits described herein and makes no representations that they are free from patent infringement.



# Elantec, Inc.

Liantee, me. 1996 Tarob Court Milpitas, CA 95035 Telephone: (408) 945-1323 (800) 333-6314 Fax: (408) 945-9305 European Office: 44-71-482-4596

### WARNING - Life Support Policy

Elantec, Inc. products are not authorized for and should not be used within Life Support Systems without the specific written consent of Elantec, Inc. Life Support systems are equipment intended to support or sustain life and whose failure to perform when properly used in accordance with instructions provided can be reasonably expected to result in significant personal injury or death. Users contemplating application of Elantec, Inc. products in Life Support Systems are requested to contact Elantec, Inc. factory headquarters to establish suitable terms & conditions for these applications. Elantec, Inc.'s warranty is limited to replacement of defective components and does not cover injury to persons or property or other consequential damages.

January 1996 Rev D

12

Printed in U.S.A