勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-54151736 胜特力电子(深圳) 86-755-83298787 Http://www. 100y. com. tw # 8-Bit A/D Converters With Serial Interface **CMOS** The MC145040 and MC145041 are low-cost 8-bit A/D Converters with serial interface ports to provide communication with microprocessors and microcomputers. The converters operate from a single power supply with a maximum nonlinearity of $\pm$ ½ LSB with a 5 V reference and $\pm$ 1 LSB with a 2.5 V reference. No external trimming is required. The MC145040 allows an external clock input (A/D CLK) to operate the dynamic A/D conversion sequence. The MC145041 has an internal clock and an end-ofconversion signal (EOC) is provided. - Operating Supply Voltage Range: V<sub>DD</sub> = 4.5 to 5.5 Volts - Successive Approximation Conversion Time: MC145040 - 10 $\mu s$ (with 2 MHz A/D CLK) MC145041 - 20 µs Maximum (Internal Clock) - 11 Analog Input Channels with Internal Sample and Hold - 0- to 5-Volt Analog Input Range with Single 5-Volt Supply - Ratiometric Conversion - Separate $V_{\text{ref}}$ and $V_{\text{AG}}$ Pins for Noise Immunity Monotonic Over Voltage and Temperature - No External Trimming Required - Direct Interface to Motorola SPI and National MICROWIRE Serial Data Ports - TTL/NMOS-Compatible Inputs May Be Driven with CMOS - Outputs are CMOS, NMOS, or TTL Compatible - Very Low Reference Current Requirement - Low Power Consumption: 11 mW - Internal Test Mode for Self Test # MC145040 MC145041 MICROWIRE is a trademark of National Semiconductor WWW.100Y.COM.TW MAXIMUM RATINGS\* (For all product grades) | Symbol | Parameter | Value | Unit | | |------------------|--------------------------------------------------|---------------------------------------------------|------|--| | V <sub>DD</sub> | DC Supply Voltage (Referenced to VSS) | -0.5 to +7.0 | ٧ | | | V <sub>ref</sub> | DC Reference Voltage | VAG to VDD + 0.1 | V | | | VAG | Analog Ground | Vss - 0.1 to Vref | V | | | V <sub>in</sub> | DC Input Voltage, Any Analog or Digital<br>Input | V <sub>SS</sub> – 1.5 to<br>V <sub>DD</sub> + 1.5 | ٧ | | | V <sub>out</sub> | DC Output Voltage | V <sub>SS</sub> = 0.5 to<br>V <sub>DD</sub> + 0.5 | V | | | lin | DC Input Current, per Pin | ± 20 | mA | | | lout | DC Output Current, per Pin | ± 25 | mA | | | IDD, ISS | DC Supply Current, VDD and VSS Pins | ± 50 | mA | | | T <sub>stq</sub> | Storage Temperature | - 65 to + 150 | °C | | | TL | Lead Temperature (8-Second Soldering) | 260 | °C | | <sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Operation Ranges below. This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this highimpedance circuit. For proper operation, Vin and Vout should be constrained to the range VSS ≤ $\{V_{in} \text{ or } V_{out}\} \leq V_{DD}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either VSS or VDD.) Unused outputs must be left open. #### **OPERATION RANGES** (Applicable to Guaranteed Limits for all product grades) | Symbol | District 1001. | Su | Suffix | | | | |------------------|---------------------------------------|-------------------------------------------|------------------------------------|------|--|--| | | Parameter | P1, DW1, FN1 | P2, DW2, FN2 | Unit | | | | VDD | DC Supply Voltage (Referenced to VSS) | 4.5 to 5.5 | 4.5 to 5.5 | V | | | | V <sub>ref</sub> | DC Reference Voltage (Note 1) | VAG+2.5 to VDD | VAG+2.5 to VDD | V | | | | VAG | Analog Ground (Note 1) | V <sub>SS</sub> to V <sub>ref</sub> – 2.5 | VSS to Vref - 2.5 | V | | | | VAI | Analog Input Voltage (Note 2) | V <sub>AG</sub> to V <sub>ref</sub> | VAG to Vref | ٧ | | | | Vin, Vout | Digital Input Voltage, Output Voltage | VSS to VDD | V <sub>SS</sub> to V <sub>DD</sub> | V | | | | TA | Operating Temperature | -40 to +125 | - 40 to +85 | °C | | | #### NOTES: - 1. Reference voltages down to 1.0 V (V<sub>ref</sub> V<sub>AG</sub> = 1.0 V) are functional, but the A/D Converter Electrical Characteristics are not guaranteed. 2. Vss < V<sub>AI</sub> < V<sub>AC</sub> produces an output of \$00 and V = 200 a - 2. V<sub>SS</sub>≤V<sub>AI</sub>≤V<sub>AG</sub> produces an output of \$00 and V<sub>ref</sub>≤V<sub>AI</sub>≤V<sub>DD</sub> produces an output of \$FF. See V<sub>AG</sub> and V<sub>ref</sub> pin descriptions. ## DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to VSS, Full Temperature and Voltage Ranges Per Operation Ranges Table) | Symbol | Parameter | Test Conditions | Guaranteed<br>Limit | Unit | |------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------|------| | VIH | Minimum High-Level Input Voltage<br>(Din, SCLK, CS, A/D CLK) | N. 100X'CON'IN | 2.0 | V | | V <sub>1L</sub> | Maximum Low-Level Input Voltage (Din, SCLK, CS, A/D CLK) | WY COM.TW | 0.8 | V | | Vон | Minimum High-Level Output Voltage (D <sub>Out</sub> )<br>(EOC)<br>(D <sub>Out</sub> , EOC) | I <sub>out</sub> = -200 μA<br>I <sub>out</sub> = -100 μA<br>I <sub>out</sub> = -20 μA | 2.4<br>2.4<br>V <sub>DD</sub> – 0.1 | V | | VOL | Maximum Low-Level Output Voltage (Dout) (EOC) (Dout, EOC) | l <sub>out</sub> = + 1.6 mA<br>l <sub>out</sub> = + 1.0 mA<br>l <sub>out</sub> = 20 μA | 0.4<br>0.4<br>0.1 | V | | lin | Maximum Input Leakage Current (Din, SCLK, CS, A/D CLK) | Vin = VSS or VDD | ± 2.5 | μΑ | | loz | Maximum Three-State Leakage Current (Dout) | Vout = VSS or VDD | ± 10 | μΑ | | IDD | Maximum Power Supply Current | Vin = VSS or VDD, All Outputs Open<br>MC145040: A/D CLK = 2 MHz | 2 | mA | | I <sub>ref</sub> | Maximum Static Analog Reference Current (V <sub>ref</sub> ) | V <sub>ref</sub> = V <sub>DD</sub><br>V <sub>AG</sub> = V <sub>SS</sub> | 10 | μА | | IAI | Maximum Analog Mux Input Leakage Current between all deselected inputs and any selected input. (AN0-AN10) | V <sub>AJ</sub> =V <sub>SS</sub> to V <sub>DD</sub> , P1, DW1, FN1<br>P2, DW2, FN2 Suffix | ± 1000<br>± 400 | nA | Http://www. 100y. com. tw | | MM. 100X.C. T.M. MM. | Guarante | ed Limits | Unit | |------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------|-------------------------| | Characteristics | Definition and Test Conditions | 2.5 V ≤<br>V <sub>ref</sub> < 4.5 V* | 4.5 V ≤<br>V <sub>ref</sub> ≤ 5.5 V* | | | Resolution | Number of bits resolved by the A/D converter | 8 | 8 | Bits | | Maximum Nonlinearity | Maximum difference between an ideal and an actual ADC transfer function | ±1. | ± ½ | LSB | | Maximum Zero Error | Difference between the maximum input voltage of an ideal and an actual ADC for zero output code | ±1 | ± ½ | LSB | | Maximum Full-Scale Error | Difference between the minimum input voltage of an ideal and an actual ADC for full-scale output code | ±1 | ± ½ | LSB | | Maximum Total Unadjusted<br>Error | Maximum sum of Nonlinearity, Zero Error, and Full-Scale Error | ± 1 | ± 1/2 | LSB | | Maximum Quantization Error | Uncertainty due to converter resolution | ± ½ | ± ½ | LSB | | Absolute Accuracy | Difference between the actual input voltage and the full-scale weighted equivalent of the binary output code, all error sources included | ± 1½ | W.J±1 | LSB | | Maximum Conversion Time | Total time to perform a single analog-to-digital MC145040 conversion MC145041 | 20<br>20 | 20<br>20 | A/D CLK<br>cycles<br>μs | | Data Transfer Time | Total time to transfer digital serial data into and out of the device | 8 | 8 | SCLK<br>cycles | | Maximum Sample Acquisition<br>Time | Analog input acquisition time window MC145040: A/D CLK = 2 MHz, SCLK = 1 MHz MC145041: SCLK = 1 MHz | N 10<br>16 | 10<br>16 | μS | | Minimum Total Cycle Time | Total time to transfer serial data, sample the analog input, and perform the conversion MC145040: A/D CLK = 2 MHz, SCLK = 1 MHz MC145041: SCLK = 1 MHz | 24<br>40 | 24<br>40 | μS | | Maximum Sample Rate | Rate at Which Analog Inputs May be Sampled MC145040: A/D CLK = 2 MHz, SCLK = 1 MHz MC145041: SCLK = 1 MHz | 41<br>25 | 41<br>25 | ks/s | | | WWW | MC145040: A/D CLK = 2 MHz, SCLK = 1 MHz<br>MC145041: SCLK = 1 MHz | 25 | 41<br>25 | | |-----------------------|---------------------------------|-----------------------------------------------------------------------|---------------------------|-------------------------|----------------| | | ced to V <sub>AG</sub> . | ACTERISTICS ( $t_r = t_f = 6$ ns, Full Temperature and Voltage R | anges Per Operat | ion Ranges Table) | | | Figure | Symbol | Parameter | ON.COM | Guaranteed<br>Limit | Unit | | 1 | f | Maximum Clock Frequency (50% Duty Cycle), SCLK | -1 CON | 1.1 | MHz | | 1<br>same as<br>SCLK) | f | Clock Frequency (50% Duty Cycle), A/D CLK (MC145040) | Minimum<br>Maximum | 1.0<br>2.1 | MHz | | 1,7 | tPLH, tPHL | Maximum Propagation Delay, SCLK to Dout | C | 400 | ns | | 1,7 | th | Minimum Hold Time, SCLK to Dout | N 100 | 10 | ns | | 2,7 | tPLZ, tPHZ | Maximum Propagation Delay, CS to Dout | . NOT. | 150 | ns | | 2,7 | tPZL, tPZH | Maximum Propagation Delay, $\overline{\text{CS}}$ to D <sub>out</sub> | MC145040<br>MC145041 | 3 A/D CLK cycles | + 400 ns<br>μs | | 3 | t <sub>su</sub> | Minimum Setup Time, Din to SCLK | OLIN-TO | 400 | ns | | 3 | th | Minimum Hold Time, SCLK to Din | 1100 | 0 | ns | | 4,7,8 | <sup>t</sup> d | Maximum Delay Time, EOC to Dout (MSB) | MC145041 | 400 | ns | | 5 | t <sub>su</sub> | Minimum Setup Time, CS to SCLK | MC145040<br>MC145041 | 3 A/D CLK cycles<br>3.8 | +800 ns<br>μs | | 5 | th | Minimum Hold Time, 8th SCLK to CS | W.10 | 0 | ns | | 6,8 | <sup>t</sup> PHL | Maximum Propagation Delay, 8th SCLK to EOC | MW | 500 | ns | | 1 | t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times, Any Digital Input | | 100 | ns | | 4,6,7,8 | tTLH, tTHL | Maximum Output Transition Time, Any Output | | 300 | ns | | _ | C <sub>in</sub> | Maximum Input Capacitance A/D CLK, | AN0-AN10<br>SCLK, CS, Din | 55<br>15 | pF | | | Cout | Maximum Three-State Output Capacitance | Dout | 15 | pF | TPHZ TPLZ # SWITCHING WAVEFORMS CS Figure 1 Figure 3 TPZH, TPZL Figure 4 ◆ VALID MSB → Figure 5 Figure 6 Figure 7. Test Circuit Figure 8. Test Circuit 2 #### PIN DESCRIPTIONS # DIGITAL INPUTS AND OUTPUTS **CS** (Pin 15) Active-low chip select input. $\overline{CS}$ provides three-state control of $\overline{D_{Out}}$ . $\overline{CS}$ at a high logic level forces $\overline{D_{Out}}$ to a high-impedance state. In addition, the device recognizes the falling edge of $\overline{CS}$ as a serial interface reset to provide synchronization between the MPU and the A/D converter's serial data stream. To prevent a spurious reset from occurring due to noise on the $\overline{CS}$ input, a delay circuit has been included such that a $\overline{CS}$ signal of duration $\leq 1$ A/D CLK period (MC145040) or $\leq 500$ ns (MC145041) is ignored. A valid $\overline{CS}$ signal is acknowledged when the duration is $\geq 3$ A/D CLK periods (MC145040) or $\geq 3$ $\mu s$ (MC145041). #### CAUTION A reset aborts a conversion sequence, therefore high-to-low transitions on $\overline{\text{CS}}$ must be avoided during the conversion sequence. #### Dout (Pin 16) Serial data output of the A/D conversion result. The 8-bit serial data stream begins with the most significant bit and is shifted out on the high-to-low transition of SCLK. $D_{out}$ is a three-state output as controlled by $\overline{\text{CS}}$ . However, $D_{out}$ is forced into a high-impedance state after the eighth SCLK, independent of the state of $\overline{\text{CS}}$ . See Figures 9, 10, 11, or 12. #### Din (Pin 17) Serial data input. The 4-bit serial data stream begins with the most significant address bit of the analog mux and is shifted in on the low-to-high transition of SCLK. #### SCLK (Pin 18) Serial data clock. The serial data register is completely static, allowing SCLK rates down to DC in a continuous or intermittent mode. SCLK need not be synchronous to the A/D CLK (MC145040) or the internal clock (MC145041). Eight SCLK cycles are required for each simultaneous data transfer, the low-to-high transition shifting in the new address and the high-to-low transition shifting out the previous conversion result. The address is acquired during the first four SCLK cycles, with the interval produced by the remaining four cycles being used to begin charging the on-chip sample-and-hold capacitors. After the eighth SCLK, the SCLK input is inhibited (on-chip) until the conversion is complete. #### A/D CLK (Pin 19, MC145040 only) A/D clock input. This pin clocks the dynamic A/D conversion sequence, and may be asynchronous and unrelated to SCLK. This signal must be free running, and may be obtained from the MPU system clock. Deviations from a 50% duty cycle can be tolerated if each half period is > 238 ns. # EOC (Pin 19, MC145041 only) End-of-conversion output. EOC goes low on the negative edge of the eighth SCLK. The low-to-high transition of EOC indicates the A/D conversion is complete and the data is ready for transfer. ## ANALOG INPUTS AND TEST MODE AN0 through AN10 (Pins 1-9, 11, 12) Analog multiplexer inputs. The input AN0 is addressed by loading \$0 into the serial data input, Din. AN1 is addressed by \$1, AN2 by \$2 . . . AN10 via \$A. The mux features a break-before-make switching structure to minimize noise injection into the analog inputs. The source impedance driving these inputs must be $\leq 10~k\Omega.$ NOTE: \$B addresses an on-chip test voltage of (Vref + VAG)/2, and produces an output of \$80 if the converter is functioning properly. However, a $\pm 1~LSB$ deviation from \$80 occurs in the presence of sufficient system noise (external to the chip) on VDD, VSS, Vref, or VAG. #### **POWER AND REFERENCE PINS** ### VSS and VDD (Pins 10 and 20) Device supply pins. VSS is normally connected to digital ground; VDD is connected to a positive digital supply voltage. VDD - VSS variations over the range of 4.5 to 5.5 volts do not affect the A/D accuracy. Excessive inductance in the VDD or VSS lines, as on automatic test equipment, may cause A/D offsets $> \frac{1}{2}$ LSB. #### VAG and Vref (Pins 13 and 14) Analog reference voltage pins which determine the lower and upper boundary of the A/D conversion. Analog input voltages $\geq$ V<sub>ref</sub> produce an output of \$FF and input voltages $\leq$ VAG produce an output of \$00. CAUTION: The analog input voltage must be $\geq$ VSS and $\leq$ VDD. The A/D conversion result is ratiometric to V<sub>ref</sub> - VAG as shown by the formula: $$V_{in} = \left[\frac{\text{output code}}{\$FF} \times (V_{ref} - V_{AG})\right] + \frac{\text{quantizing}}{\text{error}} + \frac{\text{linearity}}{\text{error}}$$ Vref and VAG should be as noise-free as possible to avoid degradation of the A/D conversion. Noise on either of these pins will couple 1:1 to the analog input signal, i.e. a 20 mV change in Vref can cause a 20 mV error in the conversion result. Ideally Vref and VAG should be single-point connected to the voltage supply driving the system's transducers. ### PIN ASSIGNMENTS \*NOTE: A/D CLK (MC145040) EOC (MC145041) Figure 10. MC145040 Timing Diagram Not Utilizing CS, A/D Conversion Interval Controls Three-State D7, D6, D5 . . . D0 = The result of the previous A/D conversion. A3, A2, A1, A0 = The mux address for the next A/D conversion. 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-54151736 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw ### APPLICATIONS INFORMATION #### DESCRIPTION This example application of the MC145040/MC145041 ADCs interfaces three controllers to a microprocessor and processes data in real-time for a video game. The standard joystick X-axis (left/right) and Y-axis (up/down) controls as well as engine thrust controls are accommodated. Figure 13 illustrates how the MC145040/MC145041 is used as a cost-effective means to simplify this type of circuit design. Utilizing one ADC, three controllers are interfaced to a CMOS or NMOS microprocessor with a serial peripheral interface (SPI) port. Processors with National Semiconductor's MICROWIRE serial port may also be used. Full duplex operation optimizes throughput for this system. # DIGITAL DESIGN CONSIDERATIONS Motorola's MC68HC05C4 CMOS MCU may be chosen to reduce power supply size and cost. The NMOS MCUs may be used if power consumption is not critical. A Vpp to VSS 0.1 $\mu$ F bypass capacitor should be closely mounted to the ADC. Both the MC145040 and MC145041 will accommodate all the analog system inputs. The MC145040, when used with a 2 MHz MCU, takes 24 $\mu s$ to sample the analog input, perform the conversion, and transfer the serial data at 1 MHz. Thirtytwo A/D Clock cycles (2 MHz at input pin 19) must be provided and counted by the MCU after the eighth SCLK before reading the ADC results. The MC145041 has the end-ofconversion (EOC) signal (at output pin 19) to define when data is ready, but has a slower 40 $\mu s$ cycle time. However, the 40 $\mu s$ is constant for serial data rates of 1 MHz independent of the MCU clock frequency. Therefore, the MC145041 may be used with the CMOS MCU operating at reduced clock rates to minimize power consumption without sacrificing ADC cycle times, with EOC being used to generate an interrupt. (The MC145041 may also be used with MCUs which do not provide a system clock.) # ANALOG DESIGN CONSIDERATIONS Controllers with output impedances of less than 10 kilohms may be directly interfaced to these ADCs, eliminating the need for buffer amplifiers. Separate lines connect the V<sub>ref</sub> and VAG pins on the ADC with the controllers to provide isolation from system noise. Although not indicated in Figure 13, the V<sub>ref</sub> and controller output lines may need to be shielded, depending on their length and electrical environment. This should be verified during prototyping with an oscilloscope. If shielding is required, a twisted pair or foil-shielded wire (not coax) is appropriate for this low frequency application. One wire of the pair or the shield must be VAG. A reference circuit voltage of 5 volts is used for this application. The reference circuitry may be as simple as tying VAG to system ground and V<sub>ref</sub> to the system's positive supply. (See Figure 14.) However, the system power supply noise may require that a separate supply be used for the voltage reference. This supply must provide source current for V<sub>ref</sub> as well as current for the controller potentiometers. A bypass capacitor across the V<sub>ref</sub> and V<sub>AG</sub> pins is recommended. These pins are adjacent on the ADC package which facilitates mounting the capacitor very close to the ADC. ### SOFTWARE CONSIDERATIONS The software flow for acquisition is straightforward. The nine analog inputs, AN0 through AN8, are scanned by reading the analog value of the previously addressed channel into the MCU and sending the address of the next channel to be read to the ADC, simultaneously. All nine inputs may be scanned in a minimum of 216 $\mu$ s (MC145040) or 360 $\mu$ s (MC145041). If the design is realized using the MC145040, 32 A/D clock cycles (at pin 19) must be counted by the MCU to allow time for A/D conversion. The designer utilizing the MC145041 has the end-of-conversion signal (at pin 19) to define the conversion interval. EOC may be used to generate an interrupt, which is serviced by reading the serial data from the ADC. The software flow should then process and format the data, and transfer the information to the video circuitry for updating the display. 勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-54151736 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw Figure 14. Alternate Configuration Using the Digital Supply for the Reference Voltage