19-0433; Rev 4; 11/05

#### 勝特力材料 886-3-5753170 胜特力电子(上海) 86-21-54151736 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw

## Full-Featured µP Supervisory Circuit with ±1.5% Reset Accuracy

#### **General Description**

The MAX807 microprocessor ( $\mu$ P) supervisory circuit reduces the complexity and number of components needed to monitor power-supply and battery-control functions in  $\mu$ P systems. A 70 $\mu$ A supply current makes the MAX807 ideal for use in portable equipment, while a 2ns chip-enable propagation delay and 250mA output current capability (20mA in battery-backup mode) make it suitable for larger, higher-performance equipment.

The MAX807 comes in 16-pin DIP, SO, and TSSOP packages, and provides the following functions:

- $\mu$ P reset. The active-low RESET output is asserted during power-up, power-down, and brownout conditions, and is guaranteed to be in the correct state for V<sub>CC</sub> down to 1V.
- Active-high RESET output.
- Manual-reset input.
- Two-stage power-fail warning. A separate low-line comparator compares  $V_{CC}$  to a threshold 52mV above the reset threshold. This low-line comparator is more accurate than those in previous  $\mu P$  supervisors.
- Backup-battery switchover for CMOS RAM, real-time clocks, µPs, or other low-power logic.
- Write protection of CMOS RAM or EEPROM.
- 2.275V threshold detector provides for power-fail warning and low-battery detection, or monitors a power supply other than +5V.
- BATT OK status flag indicates that the backup-battery voltage is above +2.275V.
- Watchdog-fault output—asserted if the watchdog input has not been toggled within a preset timeout period.

#### Applications

Computers

- Controllers
- Intelligent Instruments
- Critical µP Power Monitoring
- Portable/Battery-Powered Equipment

#### **Features**

- Precision 4.675V (MAX807L), 4.425V (MAX807M), or 4.575V (MAX807N) Voltage Monitoring
- 200ms Power-OK/Reset Time Delay
- ♦ RESET and RESET Outputs
- Independent Watchdog Timer
- 1µA Standby Current
- Power Switching
  250mA in V<sub>CC</sub> Mode
  20mA in Battery-Backup Mode
- On-Board Gating of Chip-Enable Signals; 2ns CE Gate Propagation Delay
- MaxCap<sup>®</sup> and SuperCap<sup>®</sup> Compatible
- Voltage Monitor for Power Fail
- Backup-Battery Monitor
- Guaranteed RESET Valid to V<sub>CC</sub> = 1V
- ±1.5% Low-Line Threshold Accuracy 52mV above Reset Threshold

#### Pin Configuration



Ordering Information and Typical Operating Circuit appear at end of data sheet.

SuperCap is a registered trademark of Baknor Industries. MaxCap is a registered trademark of Cesiwid, Inc.

#### 

Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

### 100Y.COM.TW W.100Y.COM. Full-Featured µP Supervisory Circuit with W.100Y.COM.T ±1.5% Reset Accuracy MWW.100X.COM.T V.100Y.COM

#### **ABSOLUTE MAXIMUM RATINGS**

Input Voltages (with respect to GND)

| Vcc                  | 0.3V to 6V            |
|----------------------|-----------------------|
| VBATT                | 0.3V to 6V            |
|                      | 0.3V to (Vout + 0.3V) |
| Input Current        |                       |
| V <sub>CC</sub> Peak |                       |
| Vcc Continuous       |                       |
| IBATT Peak           |                       |
| IBATT Continuous     |                       |
| GND                  | 50mA                  |
| All Other Inputs     | 50mA                  |

| Continuous Power Dissipation ( $T_A = +70^{\circ}$ | $C) \sim C$    |
|----------------------------------------------------|----------------|
| Plastic DIP (derate 10.53mW/°C above               | +70°C)842mW    |
| Wide SO (derate 9.52mW/°C above +70                | 0°C)762mW      |
| CERDIP (derate 10.00mW/°C above +7                 | 0°C)800mW      |
| TSSOP (derate 6.70 mW/°C above +70°                | °C)533mW       |
| Operating Temperature Ranges                       |                |
| MAX807_C_E                                         | 0°C to +70°C   |
| MAX807_E_E                                         | 40°C to +85°C  |
| MAX807_MJE                                         | 55°C to +125°C |
| Storage Temperature Range                          | 65°C to +160°C |
| Lead Temperature (soldering, 10s)                  | +300°C         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device at these maximum rating conditions for extended periods may affect device at the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### ELECTRICAL CHARACTERISTICS

(V<sub>CC</sub> = 4.60V to 5.5V for the MAX807L, V<sub>CC</sub> = 4.50V to 5.5V for the MAX807N, V<sub>CC</sub> = 4.35V to 5.5V for the MAX807M,  $V_{BATT} = 2.8V$ ,  $V_{PFI} = 0V$ ,  $T_A = T_{MIN}$  to  $T_{MAX}$ . Typical values are tested with  $V_{CC} = 5V$  and  $T_A = +25^{\circ}C$ , unless otherwise noted.)

| PARAMETER                                                               | SYMBOL  | CONDITION                                         | S                                                        | MIN TYP                                       | MAX | UNITS |
|-------------------------------------------------------------------------|---------|---------------------------------------------------|----------------------------------------------------------|-----------------------------------------------|-----|-------|
| Operating Voltage Range<br>VBATT, VCC (Note 1)                          | N.100 T | .COM.TW                                           | M.M.M. 100                                               | 0                                             | 5.5 | V     |
|                                                                         | M.      | V CONTRACTOR                                      | IOUT = 25mA                                              | Vcc - 0.02                                    | W   |       |
| V <sub>OUT</sub> in Normal Operating                                    | WW.101  | $V_{CC} = 4.5V$                                   | IOUT = 250mA,<br>MAX807C/E                               | V <sub>CC</sub> - 0.35 V <sub>CC</sub> - 0.22 | N   |       |
| Mode                                                                    | NMM.L   | OOY.COM.TW                                        | I <sub>OUT</sub> = 250mA,<br>MAX807M                     | V <sub>CC</sub> - 0.45                        |     | - V   |
|                                                                         | MM.     | $V_{CC} = 3V, V_{BATT} = 2.8V, I_{CC}$            | DUT = 100 mA                                             | Vcc - 0.25 Vcc - 0.12                         |     |       |
|                                                                         | NW I    | $V_{CC} = 4.5V,$                                  | MAX807C/E                                                | 1.0                                           | 1.4 | NN    |
| V <sub>CC</sub> to OUT On-Resistance                                    |         | I <sub>OUT</sub> = 250mA                          | MAX807M                                                  | N.ION COM.                                    | 1.8 | Ω     |
|                                                                         | N.M.    | $V_{CC} = 3V$ , $I_{OUT} = 100$ mA                | W.                                                       | 1.2                                           | 2.5 |       |
|                                                                         | WW      | $V_{BATT} = 4.5V$ , $I_{OUT} = 20m/$              | A, V <sub>CC</sub> = 0V                                  | V <sub>BATT</sub> - 0.17                      | N   | V     |
| V <sub>OUT</sub> in Battery-Backup Mode                                 |         | VBATT = 2.8V, IOUT = 10m/                         | A, $V_{CC} = 0V$                                         | VBATT - 0.25 VBATT - 0.12                     |     | V     |
|                                                                         | N       | VBATT = 2.0V, IOUT = 5mA                          | , VCC = 0V                                               | VBATT - 0.20 VBATT - 0.08                     |     | 7     |
|                                                                         | 1       | V <sub>BATT</sub> = 4.5V, I <sub>OUT</sub> = 20mA |                                                          | 8.5                                           | N   |       |
| BATT to OUT On-Resistance                                               |         | VBATT = 2.8V, IOUT = 10m/                         | 4                                                        | 12                                            | 25  | Ω     |
|                                                                         | 1       | $V_{BATT} = 2.0V, I_{OUT} = 5mA$                  | J. M.                                                    | 16                                            | 40  | ]     |
| Supply Current in Normal<br>Operating Mode (excludes I <sub>OUT</sub> ) |         | WWW.100Y.CO.                                      | VLM                                                      | 70                                            | 110 | μA    |
| Supply Current in Battery-                                              |         | W. 1001.                                          | $T_A = +25^{\circ}C$                                     | 0.4                                           | 1.  |       |
| Backup Mode (excludes IOUT)                                             |         | $V_{CC} = 0V, V_{BATT} = 2.8V$                    | MAX807C/E                                                | WW 100Y.C                                     | 5   | μA    |
| (Note 2)                                                                |         | WW.IOUNC                                          | MAX807M                                                  | .Vo.                                          | 50  | 1     |
| DATT Stondby Current (Note 2)                                           |         |                                                   | T <sub>A</sub> = +25°C                                   | -0.1                                          | 0.1 |       |
| BATT Standby Current (Note 3)                                           |         | $V_{BATT} = 2.8V, V_{CC} = 3.0V$                  | T <sub>A</sub> = T <sub>MIN</sub> to<br>T <sub>MAX</sub> | -1.0                                          | 1.0 | - μΑ  |
|                                                                         |         | N 0.0V                                            | Power up                                                 | V <sub>BATT</sub> + 0.05                      |     | V     |
| Battery-Switchover Threshold                                            |         | $V_{BATT} = 2.8V$                                 | Power down                                               | VBATT                                         |     | 7 V   |
| Battery-Switchover Hysteresis                                           |         |                                                   |                                                          | 50                                            |     | mV    |
| BATT ON Output, Low Voltage                                             |         | VRST (max), ISINK = 3.2mA                         |                                                          | 0.1                                           | 0.4 | V     |
| BATT ON Output, High Voltage                                            |         | VCC = 0V, ISOURCE = 0.1m                          | A, VBATT = 2.8V                                          | 2 2.7                                         |     | V     |



## Full-Featured μP Supervisory Circuit with ±1.5% Reset Accuracy

#### ELECTRICAL CHARACTERISTICS (continued)

(V<sub>CC</sub> = 4.60V to 5.5V for the MAX807L, V<sub>CC</sub> = 4.50V to 5.5V for the MAX807N, V<sub>CC</sub> = 4.35V to 5.5V for the MAX807M, V<sub>BATT</sub> = 2.8V, V<sub>PFI</sub> = 0V, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>. Typical values are tested with V<sub>CC</sub> = 5V and T<sub>A</sub> = +25°C, unless otherwise noted.)

| PARAMETER                              | SYMBOL    | CONDITIO                                     | NS                                    | MIN                    | ТҮР       | MAX   | UNITS |
|----------------------------------------|-----------|----------------------------------------------|---------------------------------------|------------------------|-----------|-------|-------|
| BATT ON Output                         | DW. W     | Sink current                                 | N.COmerce                             | N                      | 70        | Inny. |       |
| Short-Circuit Current                  | LOM.      | Source current, V <sub>CC</sub> = 0V         | , V <sub>BATT</sub> = 2.8V            | - 1                    | 5         |       | mA    |
| RESET, LOW LINE, AND WAT               | CHDOG TIM | ER                                           | 1.100 M.                              |                        | N.        | x 100 | -01   |
| WW.                                    | COM.      | CA WWW.                                      | MAX807L                               | 4.600                  | 4.675     | 4.750 | N.CO  |
| Reset Threshold                        | VRST      | V <sub>CC</sub> rising and falling           | MAX807N                               | 4.500                  | 4.575     | 4.650 | V V   |
|                                        | 12.00     | IN W                                         | MAX807M                               | 4.350                  | 4.425     | 4.500 | 0.7.  |
| Reset Threshold Hysteresis             | N.COM     | WW WT                                        | N.CO.                                 | WTD                    | 13        |       | mV    |
| LOW LINE to RESET<br>Threshold Voltage | VLR       | V <sub>CC</sub> falling                      | W.100Y.CO                             | 30                     | 52        | 70    | mV    |
|                                        | N.CC      | MAX807L                                      | N. N. C.                              | WT                     | 4.73      | 4.81  | . 100 |
| LOW LINE Threshold,                    | VLL       | MAX807N                                      | WW.IU                                 | ON.                    | 4.63      | 4.71  |       |
| V <sub>CC</sub> Rising                 | 11004.    | MAX807M                                      | 1001.                                 | -M.T.                  | 4.48      | 4.56  |       |
| V <sub>CC</sub> to RESET Delay         | Yoo.      | V <sub>CC</sub> falling at 1mV/µs            | YOUT TOOY                             | T                      | 26        | MN    | μs    |
| V <sub>CC</sub> to LOW LINE Delay      | W.IV      | V <sub>CC</sub> falling at 1mV/µs            | WWW.Los                               | COM                    | 24        | N/    | μs    |
| RESET Active-Timeout Period            | tRP       | V <sub>CC</sub> rising                       | 100 N                                 | 140                    | 200       | 280   | ms    |
| Watchdog-Timeout Period                | twp       |                                              | WW 10                                 | 1.12                   | 1.6       | 2.24  | S     |
| Minimum Watchdog Input                 |           | N.COM.                                       | WWW.F                                 | V.COF                  |           | 2.2.1 | Ŭ     |
| Pulse Width                            | WWW.10    | $V_{IL} = 0.8V, V_{IH} = 0.75 \times V_{IH}$ |                                       | 100                    | NT.       |       | ns    |
|                                        | WWW.      | ISINK = $50\mu A$ ,                          | V <sub>CC</sub> = 1V,<br>MAX807_C     | 100Y.CC                | MITW      | 0.3   | WW    |
| RESET Output Voltage                   | WWW       | VBATT = 0V, VCC falling                      | V <sub>CC</sub> = 1.2V,<br>MAX807_E/M | N.100Y.C               | COM.T     | 0.3   | V     |
|                                        | WW        | $I_{SINK} = 3.2 \text{mA}, V_{CC} = 4.2$     | 5V                                    | -100X.                 | 0.1       | 0.4   | N     |
|                                        | N IN      | ISOURCE = 0.1mA                              | VVV N                                 | V <sub>CC</sub> - 1.5  | Vcc - 0.1 | WT    |       |
| RESET Output                           | Isc       | Output sink current, V <sub>CC</sub>         | = 4.25V                               | NW.100                 | 60        | . ·   | mA    |
| Short-Circuit Current                  | 130       | Output source current                        | N N                                   | 100                    | 1.6       | 1.1   | 110.0 |
| RESET Output Voltage                   | 1         | ISINK = 3.2mA                                | 7 W                                   |                        | N.C.      | 0.4   | V     |
| ·                                      |           | ISOURCE = 5mA                                |                                       | V <sub>CC</sub> - 1.5  |           | Nr.   | 1     |
| RESET Output                           | ISC       | Output sink current                          | 1.1.1                                 | L.V.                   | 60        | M.L   | mA    |
| Short-Circuit Current                  | .00       | Output source current, Vo                    |                                       | MM.                    | 15        | - A   |       |
| LOW LINE Output Voltage                |           | ISINK = 3.2mA, VCC = 4.2                     | 5V                                    | WW                     | . I       | 0.4   | V     |
|                                        |           | ISOURCE = 5mA                                | M                                     | V <sub>CC</sub> - 1.5  | V.100 ×   | -coM  |       |
| LOW LINE Output                        | Isc       | Output sink current, V <sub>CC</sub>         | = 4.25V                               | NW.                    | 28        |       | mA    |
| Short-Circuit Current                  |           | Output source current                        | ON. W                                 | W IA                   | 20        | 4.COr |       |
| WDO Output Voltage                     |           | ISINK = 3.2mA                                | CONCL.                                |                        | NN.100    | 0.4   | V     |
|                                        | _         | ISOURCE = 5mA                                | WT.                                   | V <sub>CC</sub> - 1.5  | 05        |       |       |
| WDO Output                             | Isc       | Output sink current                          | CONT IN                               |                        | 35        |       | mA    |
| Short-Circuit Current                  |           | Output source current                        | COM.                                  | 0.75 \/                | 20        |       |       |
| WDI Threshold Voltage                  | VIH       | 10                                           |                                       | 0.75 x V <sub>CC</sub> |           | 0.0   | V     |
| (Note 4)                               | VIL       |                                              | 01/                                   | <b></b>                | 10        | 0.8   |       |
| WDI Input Current                      |           | Reset deasserted, WDI =                      |                                       | -50                    | -10       | 50    | μA    |
|                                        |           | Reset deasserted, WDI =                      | VCC                                   |                        | 16        | 50    |       |

MIXX/M

## Full-Featured µP Supervisory Circuit with ±1.5% Reset Accuracy

**ELECTRICAL CHARACTERISTICS (continued)** 

 $(V_{CC} = 4.60V \text{ to } 5.5V \text{ for the MAX807L}, V_{CC} = 4.50V \text{ to } 5.5V \text{ for the MAX807N}, V_{CC} = 4.35V \text{ to } 5.5V \text{ for the MAX807M}, V_{BATT} = 2.8V, V_{PFI} = 0V, T_A = T_{MIN} \text{ to } T_{MAX}$ . Typical values are tested with  $V_{CC} = 5V$  and  $T_A = +25^{\circ}C$ , unless otherwise noted.)

| PARAMETER                                      | SYMBOL              | CONDITION                                                    | S                                                             | MIN                    | ТҮР      | MAX    | UNITS |
|------------------------------------------------|---------------------|--------------------------------------------------------------|---------------------------------------------------------------|------------------------|----------|--------|-------|
| DEL Input Throobald                            | V                   | V <sub>PFI</sub> falling                                     | N.COM                                                         | 2.20                   | 2.265    | 2.33   |       |
| PFI Input Threshold                            | VPFT                | V <sub>PFI</sub> rising                                      | COM-                                                          | 2.22                   | 2.285    | 2.35   | V     |
| PFI Hysteresis                                 | LIN                 |                                                              | Mor.                                                          | <u> </u>               | 20       | N.100' | mV    |
| PFI Leakage Current                            | V.COm               | WWWW                                                         | N.Com                                                         | NT.                    | ±0.005   | ±40    | nA    |
| PFI to PFO Delay (Note 5)                      | - COM.              | Vod = 30mV, VpFI falling                                     | Too CON                                                       |                        | 14       | M.F.   | μs    |
| CHIP-ENABLE GATING                             | UT.                 | The WI                                                       | 100 2.00                                                      | 1.1                    |          | V.V.   | 0     |
| CE IN Leakage Current                          | NY.COM              | Disabled mode, MR = 0V                                       | 1004.00                                                       | WT.I.                  | ±0.00002 | ±1     | μA    |
| CE IN to CE OUT Resistance<br>(Note 6)         | 100 <sup>Y.CO</sup> | Enabled mode, $V_{CC} = V_{RS}$                              | T (max)                                                       | OM.TW                  | 75       | 150    | Ω     |
| CE OUT Short-Circuit Current<br>(RESET Active) | 100X.C              | V <sub>CC</sub> = 5V, disabled mode,<br>CE OUT = 0, MR = 0V  | WW.1001.                                                      | COM.TY                 | 17       | WWY    | mA    |
| CE IN to CE OUT<br>Propagation Delay (Note 7)  | A.100X.             | $V_{CC} = 5V, C_{LOAD} = 50pF, 50\Omega$ source impedance dr | ver                                                           | CONT                   | 2        | 8      | ns    |
| CE OUT Output Voltage High                     | VN.1005             | Disabled mode MD _ 0V                                        | $V_{CC} = 5V,$<br>$I_{OUT} = 2mA$                             | 3.5                    | TW       | W      | V.    |
| (RESET Active)                                 | WW.100              | Disabled mode, MR = 0V                                       | $V_{CC} = 0V,$<br>$I_{OUT} = 10\mu A$                         | V <sub>BATT</sub> - 0. | 1 VBATT  | ,<br>, |       |
| RESET to CE OUT Delay                          | I.War               | V <sub>CC</sub> falling                                      | ·WW.                                                          | V CO                   | 28       |        | μs    |
| MANUAL RESET INPUT                             | WHI I               | 001. N.T.                                                    | N. A.                                                         | 100                    | Mit      |        |       |
| MR Minimum Pulse Input                         | NW.                 | 1007.000.179                                                 | WV.                                                           | 1001                   | WT.IN    |        | μs    |
| MR-to-RESET Propagation<br>Delay               | WWW                 | V.100X.COM.TW                                                | MM                                                            | W.100Y.                | 170      | N      | ns    |
|                                                | VIH                 | TION. CONTRA                                                 | A.A.                                                          | 2.4                    | .M.I     |        | V     |
| MR Threshold                                   | VIL                 | N. COm TN                                                    | W                                                             | 100                    | V.Com    | 0.8    | ] V   |
| MR Pullup Current                              |                     | MR = 0V                                                      | <i< td=""><td>50</td><td>100</td><td>200</td><td>μA</td></i<> | 50                     | 100      | 200    | μA    |
| BATT OK COMPARATOR                             |                     | 1002 ON. T                                                   | 1. 11                                                         | 10                     | CON      | 1.1    | _L    |
| BATT OK Threshold                              | Vвок                | William M.Com                                                | V W                                                           | 2.200                  | 2.265    | 2.350  | V     |
| BATT OK Hysteresis                             |                     | TAMA TANK COMP.                                              | No.                                                           | NWW.                   | 20       | TANK   | mV    |
| LOGIC OUTPUTS                                  |                     | M. 1001. OM                                                  |                                                               | Win                    | 100      | DW.    |       |
| Output Voltage                                 | Vol                 | ISINK = 3.2mA                                                | WTN                                                           | N.                     | 1100Y.C  | 0.4    | V     |
| (PFO, BATT OK)                                 | Voh                 | ISOURCE = 5mA                                                | N/m                                                           | Vcc - 1.5              | .Vo      |        | l v   |
| Output Short-Circuit Current                   | 100                 | Output sink current                                          | Mil                                                           |                        | 35       | COM    | m۸    |
|                                                | ISC                 | Output source current                                        | WTIE                                                          |                        | 20       |        | — mA  |

Note 1: Either V<sub>CC</sub> or V<sub>BATT</sub> can go to 0 if the other is greater than 2.0V.

Note 2: The supply current drawn by the MAX807 from the battery (excluding IOUT) typically goes to 15µA when (VBATT - 0.1V)

 $< V_{CC} < V_{BATT}$ . In most applications, this is a brief period as V<sub>CC</sub> falls through this region (see *Typical Operating Characteristics*). **Note 3:** "+" = battery discharging current, "-" = battery charging current.

Note 4: WDI is internally connected to a voltage-divider between V<sub>CC</sub> and GND. If unconnected, WDI is driven to 1.8V (typical), disabling the watchdog function.

**Note 5:** Overdrive (V<sub>OD</sub>) is measured from center of hysteresis band.

Note 6: The chip-enable resistance is tested with  $V_{CE IN} = V_{CC}/2$ , and  $I_{CE IN} = 1$ mA.

Note 7: The chip-enable propagation delay is measured from the 50% point at CE IN to the 50% point at CE OUT.



### Full-Featured µP Supervisory Circuit with ±1.5% Reset Accuracy

#### **Typical Operating Characteristics**

 $(V_{CC} = 5V, V_{BATT} = 2.8V, PFI = 0, no load, T_A = +25^{\circ}C, unless otherwise noted.)$ 



### Full-Featured µP Supervisory Circuit with ±1.5% Reset Accuracy

Typical Operating Characteristics (contiued) (V<sub>CC</sub> = 5V, V<sub>BATT</sub> = 2.8V, PFI = 0, no load, T<sub>A</sub> = +25°C, unless otherwise noted.)



### <sup>6-755-83298787</sup> <sup>00y. com. tw</sup> Full-Featured μΡ Supervisory Circuit with ±1.5% Reset Accuracy

Pin Description

| PIN | NAME     | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | PFI      | Power-Fail Input. When PFI is less than VPFT (2.265V), PFO goes low. Connect to ground when unused.                                                                                                                                                                                                                                                                                                                     |
| 2   | PFO      | Power-Fail Output. This CMOS-logic output goes low when PFI is less than V <sub>PFT</sub> (2.265V). Valid for $V_{CC} \ge 4V$ . PFO swings between $V_{CC}$ and GND.                                                                                                                                                                                                                                                    |
| 3   | Vcc      | Input Supply Voltage, nominally +5V. Bypass with a 0.1µF capacitor to GND.                                                                                                                                                                                                                                                                                                                                              |
| 4   | WDI      | Watchdog Input. If WDI remains high or low longer than the watchdog-timeout period (1.6s, typ), WDO goes low. Leave unconnected to disable the watchdog function.                                                                                                                                                                                                                                                       |
| 5   | GND      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 6   | MR       | Manual-Reset Input. A logic low on MR asserts reset. Reset remains asserted as long as MR remains low and for 200ms after MR returns high. MR is an active-low input with an internal pullup to $V_{CC}$ . It can be driven using TTL or CMOS logic, or shorted to ground with a switch. Connect to $V_{CC}$ , or leave unconnected if not used.                                                                        |
| 7   | LOW LINE | Low-Line Comparator Output. This CMOS-logic output goes low when V <sub>CC</sub> falls to 52mV above the reset threshold. Use this output to generate an NMI to initiate an orderly shutdown routine when V <sub>CC</sub> is falling. LOW LINE swings between V <sub>CC</sub> and GND.                                                                                                                                  |
| 8   | RESET    | Active-High Reset Output. RESET is the inverse of RESET. It is a CMOS output that sources and sinks current. RESET swings between $V_{CC}$ and GND.                                                                                                                                                                                                                                                                     |
| 9   | RESET    | Active-Low Reset Output. RESET is triggered and stays low when V <sub>CC</sub> is below the reset threshold or when MR is low. It remains low 200ms after V <sub>CC</sub> rises above the reset threshold or MR returns high. RESET has a strong pulldown but a relatively weak pullup, and can be wire-OR connected to logic gates. Valid for V <sub>CC</sub> $\geq$ 1V. RESET swings between V <sub>CC</sub> and GND. |
| 10  | WDO      | Watchdog Output. This CMOS-logic output goes low if WDI remains high or low longer than the watch-<br>dog-timeout period ( $t_{WD}$ ), and remains low until the next transition of WDI. WDO remains high if WDI is<br>unconnected. WDO is high during reset. WDO swings between V <sub>CC</sub> and GND. Connect WDO to MR to<br>generate resets during watchdog faults.                                               |
| 11  | CE OUT   | Chip-Enable Output. Output to the chip-enable gating circuit. CE OUT is pulled up to the higher of $V_{CC}$ or $V_{BATT}$ , when the chip-enable gate is disabled.                                                                                                                                                                                                                                                      |
| 12  | CE IN    | Chip-Enable Input                                                                                                                                                                                                                                                                                                                                                                                                       |
| 13  | BATT ON  | Battery-On Output. CMOS-logic output/external bypass switch driver. High when OUT is connected to BATT and low when OUT is connected to V <sub>CC</sub> . Connect the base of a PNP transistor or gate of a PMOS transistor to BATT ON for I <sub>OUT</sub> requirements exceeding 250mA. BATT ON swings between the higher of V <sub>CC</sub> and V <sub>BATT</sub> and GND.                                           |
| 14  | BATT     | Backup-Battery Input. When V <sub>CC</sub> falls below the reset threshold and V <sub>BATT</sub> , OUT switches from V <sub>CC</sub> to BATT. V <sub>BATT</sub> may exceed V <sub>CC</sub> . The battery can be removed while the MAX807 is powered-up, provided BATT is bypassed with a 0.1 $\mu$ F capacitor to GND. If no battery is used, connect BATT to ground, and connect V <sub>CC</sub> and OUT together.     |
| 15  | BATT OK  | Battery-OK Signal Output. High in normal operating mode when V <sub>BATT</sub> exceeds V <sub>BOK</sub> (2.265V). Valid for $V_{CC} \ge 4V$ .                                                                                                                                                                                                                                                                           |
| 16  | OUT      | Output Supply Voltage to CMOS RAM. When V <sub>CC</sub> exceeds the reset threshold or V <sub>CC</sub> > V <sub>BATT</sub> , OUT is connected to V <sub>CC</sub> . When V <sub>CC</sub> falls below the reset threshold and V <sub>BATT</sub> , OUT connects to BATT. Bypass OUT with a 0.1 $\mu$ F capacitor to GND.                                                                                                   |

### **Full-Featured µP Supervisory Circuit with** ±1.5% **Reset Accuracy**

#### **Detailed Description**

The MAX807  $\mu$ P supervisory circuit provides powersupply monitoring, backup-battery switchover, and program execution watchdog functions in  $\mu$ P systems (Figure 1). Use of BiCMOS technology results in an improved 1.5% reset-threshold precision, while keeping supply currents typically below 70 $\mu$ A. The MAX807 is intended for battery-powered applications that require high reset-threshold precision, allowing a wide powersupply operating range while preventing the system from operating below its specified voltage range.

#### **RESET and RESET Outputs**

The MAX807's RESET output ensures that the  $\mu$ P powers up in a known state, and prevents code execution errors during power-down and brownout conditions. It accomplishes this by resetting the  $\mu$ P, terminating program execution when V<sub>CC</sub> dips below the reset threshold or MR is pulled low. Each time RESET is asserted it stays low for the 200ms reset timeout period, which is set by an internal timer to ensure the  $\mu$ P has adequate time to return to an initial state. Any time V<sub>CC</sub> goes below the reset threshold before the reset-timeout period is completed, the internal timer restarts. The watch-dog timer can also initiate a reset if WDO is connected to MR (see the *Watchdog Input* section).



Figure 1. Block Diagram

## Full-Featured µP Supervisory Circuit with ±1.5% Reset Accuracy



Figure 2a. Timing Diagram, V<sub>CC</sub> Rising

The RESET output is active low and implemented with a strong pulldown/relatively weak pullup structure. It is guaranteed to be a logic low for  $0 < V_{CC} < V_{RST}$ , provided VBATT is greater than 2V. Without a backup battery, RESET is guaranteed valid for  $V_{CC} \ge 1$ . It typically sinks 3.2mA at 0.1V saturation voltage in its active state.

The RESET output is the inverse of the RESET output; it both sources and sinks current and cannot be wire-OR connected. Figure 2a shows a timing diagram with V<sub>CC</sub> rising and Figure 2b shows V<sub>CC</sub> falling.

#### **Manual Reset Input**

Many µP-based products require manual-reset capability to allow an operator or test technician to initiate a reset. The Manual Reset (MR) input permits the generation of a reset in response to a logic low from a switch, WDO, or external circuitry. Reset remains asserted while MR is low, and for 200ms after MR returns high.

MR has an internal 50µA to 200µA pullup current, so it can be left open if it is not used. MR can be driven with TTL or CMOS-logic levels, or with open-drain/collector outputs. Connect a normally open momentary switch from MR to GND to create a manual-reset function; external debounce circuitry is not required. If MR is driven from long cables or if the device is used in a noisy environment, connect a  $0.1\mu$ F capacitor from MR to ground to provide additional noise immunity. As shown in Figure 3, diode-ORed connections can be used to allow manual resets from multiple sources. Figure 4 shows the reset timing.



Figure 2b. Timing Diagram, V<sub>CC</sub> Falling



Figure 3. Diode "OR" Connections Allow Multiple Reset Sources to Connect to MR

#### Watchdog Timer

#### Watchdog Input

The watchdog circuit monitors the  $\mu$ P's activity. If the  $\mu$ P does not toggle the watchdog input (WDI) within 1.6s, WDO goes low. The internal 1.6s timer is cleared and WDO returns high when reset is asserted or when a transition (low-to-high or high-to-low) occurs at WDI while RESET is high. As long as reset is asserted, the timer remains cleared and does not count. As soon as reset is released, the timer starts counting (Figure 5). Supply current is typically reduced by 10µA when WDI is at a valid logic level.

### **Full-Featured µP Supervisory Circuit with** ±1.5% Reset Accuracy



Figure 4. Manual-Reset Timing Diagram

#### Watchdog Output

WDO remains high if there is a transition or pulse at WDI during the watchdog-timeout period. WDO goes low if no transition occurs at WDI during the watchdog-timeout period. The watchdog function is disabled and WDO is a logic high when V<sub>CC</sub> is below the reset threshold or WDI is an open circuit. To generate a system reset on every watchdog fault, diode-OR connect WDO to MR (Figure 6). When a watchdog fault occurs in this mode, WDO goes low, which pulls MR low, causing a reset pulse to be issued. As soon as reset is asserted, the watchdog timer clears and WDO returns high. With WDO connected to MR, a continuous high or low on WDI will cause 200ms reset pulses to be issued every 1.6s.



Figure 5. Watchdog Timing Relationship

#### **Chip-Enable Signal Gating**

The MAX807 provides internal gating of chip-enable (CE) signals to prevent erroneous data from corrupting the CMOS RAM in the event of a power failure. During normal operation, the CE gate is enabled and passes all CE transitions. When reset is asserted, this path becomes disabled, preventing erroneous data from corrupting the CMOS RAM. The MAX807 uses a series transmission gate from the Chip-Enable Input (CE IN) to the Chip-Enable Output (CE OUT) (Figure 1).

The 8ns (max) chip-enable propagation from CE IN to CE OUT enables the MAX807 to be used with most  $\mu$ Ps.

#### Chip-Enable Input

CE IN is high impedance (disabled mode) while RESET is asserted. During a power-down sequence when V<sub>CC</sub> passes the reset threshold, the CE transmission gate disables and CE IN becomes high impedance 28µs after reset is asserted (Figure 7). During a power-up sequence, CE IN remains high impedance (regardless of CE IN activity) until reset is deasserted following the reset-timeout period.

In the high-impedance mode, the leakage currents into this input are  $\pm 1\mu A$  (max) over temperature. In the low-impedance mode, the impedance of CE IN appears as a 75 $\Omega$  resistor in series with the load at CE OUT.

The propagation delay through the CE transmission gate depends on both the source impedance of the drive to CE IN and the capacitive loading on CE OUT



Figure 6. Generating a Reset on Each Watchdog Fault



## Full-Featured µP Supervisory Circuit with ±1.5% Reset Accuracy



Figure 7. Reset and Chip-Enable Timing

(see the Chip-Enable Propagation Delay vs. CE OUT Load Capacitance graph in the *Typical Operating Characteristics*). The CE propagation delay is production tested from the 50% point on CE IN to the 50% point on CE OUT using a 50 $\Omega$  driver and 50pF of load capacitance (Figure 8). For minimum propagation delay, minimize the capacitive load at CE OUT and use a low output-impedance driver.

#### Chip-Enable Output

In the enabled mode, the impedance of CE OUT is equivalent to  $75\Omega$  in series with the source driving CE IN. In the disabled mode, the  $75\Omega$  transmission gate is off and CE OUT is actively pulled to the higher of V<sub>CC</sub> or V<sub>BATT</sub>. This source turns off when the transmission gate is enabled.

#### **Low-Line Comparator**

The low-line comparator monitors V<sub>CC</sub> with a threshold voltage typically 52mV above the reset threshold, with 13mV of hysteresis. Use LOW LINE to provide a non-maskable interrupt (NMI) to the  $\mu$ P when power begins to fall to initiate an orderly software shutdown routine.

In most battery-operated portable systems, reserve energy in the battery provides ample time to complete the shutdown routine once the low-line warning is encountered, and before reset asserts. If the system must contend with a more rapid V<sub>CC</sub> fall time—such as when the main battery is disconnected, a DC-DC converter shuts down, or a high-side switch is opened during normal operation—use capacitance on the V<sub>CC</sub> line to provide time to execute the shutdown routine (Figure 9). First calculate the worst-case time required for the system to perform its shutdown routine. Then, with the



Figure 8. CE Propagation Delay Test Circuit



Figure 9. Using LOW LINE to Provide a Power-Fail Warning to the  $\mu P$ 

worst-case shutdown time, the worst-case load current, and the minimum low-line to reset threshold ( $V_{LR(min)}$ ), calculate the amount of capacitance required to allow the shutdown routine to complete before reset is asserted:

$$CHOLD = (ILOAD \times tSHDN) / VLR (min)$$

where t\_SHDN is the time required for the system to complete the shutdown routine, and includes the V<sub>CC</sub> to low-line propagation delay; and where I<sub>LOAD</sub> is the current being drained from the capacitor, V<sub>LR</sub> is the low-line to reset threshold.





### Full-Featured µP Supervisory Circuit with ±1.5% Reset Accuracy

Figure 10. Using the Power-Fail Comparator to Monitor an Additional Power Supply: a) VIN is Negative, b) VIN is Positive



Figure 11. a) If the preregulated supply is inaccessible, LOW LINE generates the NMI for the  $\mu$ P. b) Use PFO to generate the  $\mu$ P NMI if the preregulated supply is accessible.

#### **Power-Fail Comparator**

PFI is the noninverting input to an uncommitted comparator. If PFI is less than VPFT (2.265V), PFO goes low. The power-fail comparator is intended to monitor the preregulated input of the power supply, providing an early power-fail warning so software can conduct an orderly shutdown. It can also be used to monitor supplies other than 5V. Set the power-fail threshold with a resistor-divider, as shown in Figure 10.

#### **Power-Fail Input**

PFI is the input to the power-fail comparator. The typical comparator delay is 14 $\mu$ s from V<sub>IL</sub> to V<sub>OL</sub> (power failing), and 32 $\mu$ s from V<sub>IH</sub> to V<sub>OH</sub> (power being restored). If unused, connect this input to ground.

#### **Power-Fail Output**

The Power-Fail Output (PFO) goes low when PFI goes below VPFT. It typically sinks 3.2mA with a saturation voltage of 0.1V. With PFI above VPFT, PFO is actively pulled to Vcc. Connecting PFI through a voltagedivider to a preregulated supply allows PFO to generate an NMI as the preregulated power begins to fall (Figure 11b). If the preregulated supply is inaccessible, use LOW LINE to generate the NMI (Figure 11a). The LOW LINE threshold is typically 52mV above the reset threshold (see the *Low-Line Comparator* section).



## Full-Featured µP Supervisory Circuit with ±1.5% Reset Accuracy

#### Table 1. Input and Output Status in Battery-Backup Mode

| PIN | NAME     | FUNCTION                                                                                                               |
|-----|----------|------------------------------------------------------------------------------------------------------------------------|
| 1   | PFI      | The power-fail comparator remains active in battery-backup mode for $V_{CC} \ge 4V$ .                                  |
| 2   | PFO      | The power-fail comparator remains active in battery-backup mode for V <sub>CC</sub> ≥ 4V. Below 4V, PFO is forced low. |
| 3   | Vcc      | Battery switchover comparator monitors V <sub>CC</sub> for active switchover.                                          |
| 4   | WDI      | WDI is ignored and goes high impedance                                                                                 |
| 5   | GND      | Ground—0V reference for all signals                                                                                    |
| 6   | MR       | MR is ignored                                                                                                          |
| 7   | LOW LINE | Logic low                                                                                                              |
| 8   | RESET    | Logic high; the open-circuit output voltage is equal to V <sub>CC</sub> .                                              |
| 9   | RESET    | Logic low                                                                                                              |
| 10  | WDO      | Logic high. The open-circuit output voltage is equal to V <sub>CC</sub> .                                              |
| 11  | CE OUT   | Logic high. The open-circuit output voltage is equal to VBATT.                                                         |
| 12  | CE IN    | High impedance                                                                                                         |
| 13  | BATT ON  | Logic high. The open-circuit output voltage is equal to VBATT.                                                         |
| 14  | BATT     | Supply current is 1µA maximum for $V_{BATT} \le 2.8V$ .                                                                |
| 15  | BATT OK  | Logic high when $V_{BATT}$ exceeds 2.285V. Valid for $V_{CC} \ge 4V$ . Below 4V, BATT OK is forced low.                |
| 16  | OUT      | OUT is connected to BATT through two internal PMOS switches in series.                                                 |



Figure 12. V<sub>CC</sub> and BATT-to-OUT Switch

#### **Battery-Backup Mode**

Battery backup preserves the contents of RAM in the event of a brownout or power failure. With a backup battery installed at BATT, the MAX807 automatically switches RAM to backup power when V<sub>CC</sub> falls. Two conditions are required for switchover to battery-backup mode: 1) V<sub>CC</sub> must be below the reset threshold; 2) V<sub>CC</sub> must be below V<sub>BATT</sub>. Table 1 lists the status of inputs and outputs during battery-backup mode.

#### Backup-Battery Input

**MAX807L/M/N** 

The BATT input is similar to V<sub>CC</sub>, except the PMOS switch is much smaller. This input is designed to conduct up to 20mA to OUT during battery backup. The on-resistance of the PMOS switch is approximately 13 $\Omega$ . Figure 12 shows the two series pass elements between the BATT input and OUT that facilitate UL approval. V<sub>BATT</sub> can exceed V<sub>CC</sub> during normal operation without causing a reset.

#### **Output Supply Voltage**

The output supply (OUT) transfers power from V<sub>CC</sub> or BATT to the  $\mu$ P, RAM, and other external circuitry. At the maximum source current of 250mA, V<sub>OUT</sub> will typically be 260mV below V<sub>CC</sub>. Decouple this terminal with a 0.1 $\mu$ F capacitor.

#### **BATT ON Output**

The battery on (BATT ON) output indicates the status of the internal battery switchover comparator, which controls the internal V<sub>CC</sub> and BATT switches. For V<sub>CC</sub> greater than V<sub>BATT</sub> (ignoring the small hysteresis effect), BATT ON typically sinks 3.2mA at 0.4V. In battery-backup mode, this output sources approximately 5mA. Use BATT ON to indicate battery switchover status, or to supply gate or base drive for an external pass transistor for higher current applications (see the *Typical Operating Circuit*).



## Full-Featured µP Supervisory Circuit with ±1.5% Reset Accuracy

MAX807L/M/N

#### **BATT OK Output**

The BATT OK comparator monitors the backup battery voltage, comparing it with a 2.265V reference (V<sub>CC</sub>  $\geq$  4V). BATT OK remains high as long as the backup battery voltage remains above 2.265V, signaling that the backup battery has sufficient voltage to maintain the memory of static RAM. When the battery voltage drops below 2.265V, the BATT OK output drops low, signaling that the backup battery needs to be changed.

#### **Applications Information**

The MAX807 is not short-circuit protected. Shorting OUT to ground, other than power-up transients such as charging a decoupling capacitor, may destroy the device. If long leads connect to the IC's inputs, ensure that these lines are free from ringing and other conditions that would forward bias the IC's protection diodes.

There are two distinct modes of operation:

- Normal Operating Mode, with all circuitry powered up. Typical supply current from V<sub>CC</sub> is 70µA, while only leakage currents flow from the battery.
- Battery-Backup Mode, where V<sub>CC</sub> is below V<sub>BATT</sub> and V<sub>RST</sub>. The supply current from the battery is typically less than 1µA.

#### Using SuperCaps or MaxCaps with the MAX807

BATT has the same operating voltage range as V<sub>CC</sub>, and the battery-switchover threshold voltage is typically V<sub>BATT</sub> when V<sub>CC</sub> is decreasing or V<sub>BATT</sub> + 0.06V when V<sub>CC</sub> is increasing. This hysteresis allows use of a

SuperCap (e.g., order of 0.47F) and a simple charging circuit as a backup source (Figure 13). Since V<sub>BATT</sub> can exceed V<sub>CC</sub> while V<sub>CC</sub> is above the reset threshold, there are no special precautions when using these  $\mu$ P supervisors with a SuperCap.

#### **Alternative Chip-Enable Gating**

Using memory devices with CE and CE inputs allows the MAX807 CE loop to be bypassed. To do this, connect CE IN to ground, pull up CE OUT to OUT, and connect CE OUT to the CE input of each memory device (Figure 14). The CE input of each part then connects directly to the chip-select logic, which does not have to be gated by the MAX807.

#### Adding Hysteresis to the Power-Fail Comparator

The power-fail comparator has a typical input hysteresis of 20mV. This is sufficient for most applications where a power-supply line is being monitored through an external voltage-divider (Figure 10).

Figure 15 shows how to add hysteresis to the power-fail comparator. Select the ratio of R1 and R2 such that PFI sees 2.265V when V<sub>IN</sub> falls to the desired trip point (VTRIP). Resistor R3 adds hysteresis. It will typically be an order of magnitude greater than R1 or R2. The current through R1 and R2 should be at least 1µA to ensure that the 25nA (max) PFI input current does not shift the trip point. R3 should be larger than 10k $\Omega$  to prevent it from loading down the PFO pin. Capacitor C1 adds additional noise rejection.



Figure 13. SuperCap or MaxCap on BATT



Figure 14. Alternate CE Gating



## Full-Featured µP Supervisory Circuit with ±1.5% Reset Accuracy

#### **Backup-Battery Replacement**

The backup battery may be disconnected while V<sub>CC</sub> is above the reset threshold, provided BATT is bypassed with a  $0.1\mu$ F capacitor to ground. No precautions are necessary to avoid spurious reset pulses.

#### **Negative-Going Vcc Transients**

While issuing resets to the  $\mu$ P during power-up, powerdown, and brownout conditions, these supervisors are relatively immune to short-duration negative-going V<sub>CC</sub> transients (glitches). It is usually undesirable to reset the  $\mu$ P when V<sub>CC</sub> experiences only small glitches.

The *Typical Operating Characteristics* show Maximum Transient Duration vs. Reset Comparator Overdrive, for which reset pulses are not generated. The graph was produced using negative-going V<sub>CC</sub> pulses, starting at 5V and ending below the reset threshold by the magnitude indicated (reset comparator overdrive). The graph shows the maximum pulse width that a negative-going V<sub>CC</sub> transient may typically have without causing a reset pulse to be issued. As the amplitude of the transient increases (i.e., goes farther below the reset threshold), the maximum allowable pulse width decreases.

Typically, a V<sub>CC</sub> transient that goes 40mV below the reset threshold and lasts for 3µs or less will not cause a reset pulse to be issued.



Figure 15. Adding Hysteresis to the Power-Fail Comparator



Figure 16. Watchdog Flow Diagram

A 0.1µF bypass capacitor mounted close to the V<sub>CC</sub> pin provides additional transient immunity.

#### Watchdog Software Considerations

To help the watchdog timer keep a closer watch on software execution, you can use the method of setting and resetting the watchdog input at different points in the program, rather than "pulsing" the watchdog input highlow-high or low-high-low. This technique avoids a "stuck" loop where the watchdog timer continues to be reset within the loop, keeping the watchdog from timing out.

Figure 16 shows an example flow diagram where the I/O driving the watchdog input is set high at the beginning of the program, set low at the beginning of every subroutine or loop, then set high again when the program returns to the beginning. If the program should "hang" in any subroutine, the I/O is continually set low and the watchdog timer is allowed to time out, causing a reset or interrupt to be issued.

#### **Maximum Vcc Fall Time**

The V<sub>CC</sub> fall time is limited by the propagation delay of the battery switchover comparator and should not exceed 0.03V/µs. A standard rule for filter capacitance on most regulators is on the order of 100µF per amp of current. When the power supply is shut off or the main battery is disconnected, the associated initial V<sub>CC</sub> fall rate is just the inverse or 1A / 100µF = 0.01V/µs. The V<sub>CC</sub> fall rate decreases with time as V<sub>CC</sub> falls exponentially, which more than satisfies the maximum fall-time requirement.

## 性特力电子(Full-Featured µP Supervisory Circuit with ±1.5% Reset Accuracy

MAX807L/M/N

### \_\_\_\_\_Typical Operating Circuit



#### **Ordering Information**

| PART       | TEMP RANGE      | PIN-PACKAGE    |
|------------|-----------------|----------------|
| MAX807_CPE | 0°C to +70°C    | 16 Plastic DIP |
| MAX807_CUE | 0°C to +70°C    | 16 TSSOP       |
| MAX807_CWE | 0°C to +70°C    | 16 Wide SO     |
| MAX807_EPE | -40°C to +85°C  | 16 Plastic DIP |
| MAX807_EUE | -40°C to +85°C  | 16 TSSOP       |
| MAX807_EWE | -40°C to +85°C  | 16 Wide SO     |
| MAX807_MJE | -55°C to +125°C | 16 CERDIP      |
|            |                 |                |

*†* This part offers a choice of reset threshold voltage. From the table below, select the suffix corresponding to the desired threshold and insert it into the blank to complete the part number.

Devices in PDIP, SO and TSSOP packages are available in both leaded and lead-free packaging. Specify lead free by adding the + symbol at the end of the part number when ordering. Lead free not available for CERDIP package.

| SUFFIX |      | RESET THRESHOLD (V) |      |  |  |
|--------|------|---------------------|------|--|--|
|        | MIN  | ТҮР                 | MAX  |  |  |
| L      | 4.60 | 4.675               | 4.75 |  |  |
| N      | 4.50 | 4.575               | 4.65 |  |  |
| М      | 4.35 | 4.425               | 4.50 |  |  |

# Chip Information

TRANSISTOR COUNT: 984

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

16

\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 (408) 737-7600

© 2005 Maxim Integrated Products

Printed USA **MAXIM** is a registered trademark of Maxim Integrated Products, Inc.