## SA07

## FEATURES

－500kHz SWITCHING
－FULL BRIDGE OUTPUT 5－40V（80V P－P）
－5A OUTPUT
－ 1 IN ${ }^{2}$ FOOTPRINT
－FAULT PROTECTION
－SHUTDOWN CONTROL
－SYNCHRONIZABLE CLOCK
－hermetic package

## APPLICATIONS

－HIGH FIDELITY AUDIO AMPLIFIER
－BRUSH TYPE MOTOR CONTROL
－VIBRATION CANCELLING AMPLIFIER

## DESCRIPTION

The SA07 amplifier is a 40 volt， 500 kHz PWM amplifier．The full bridge output circuit provides 5 amps of continuous drive current for applications as diverse as high fidelity audio and brush type motors．Clock output and input pins can be used for synchronization with other amplifiers or an externally gener－ ated clock．An integrator amplifier is provided．Direct access to the pwm input is provided for connection to digital motion control circuits．Protection circuits guard against thermal over－ loads as well as shorts to supply or ground．The current limit is programmable with one or two external resistors depending on the application．A shutdown input disables all output bridge drivers．The 18 pin steel package is hermetically sealed．

## BLOCK DIAGRAM AND

TYPICAL APPLICATION
勝 特 力 材 料 886－3－5753170胜特力电子（上海）86－21－54151736胜特力电子（深圳）86－755－83298787

Http：／／www．100y．com．tw


## EXTERNAL CONNECTIONS



Case tied to Pin 7．Allow no current in case．Bypassing of supplies is required．Package is Apex DIP6．See Outline Dimensions／Packages．If ＋PWM＞RAMP then A OUT＞B OUT．
＊See text． CONNECTIONS HIGH FIDELITY AUDIO


ABSOLUTE MAXIMUM RATINGS

| SUPPLY VOLTAGE，$+\mathrm{V}_{\text {s }}$ to GND， 10 mS surge | 60 V |
| :--- | :--- |
| SUPPLY VOLTAGE， $\mathrm{V}_{\text {cc }}$ to GND | 16 V |
| OUTPUT CURRENNT，peak | 7.5 A |
| POWER DISSIPATION，internal | $80 \mathrm{~W}^{1}$ |
| TEMPERATURE，pin solder -10 s | $300^{\circ} \mathrm{C}$ |
| TEMPERATURE，junction |  |
| TEMPERATURE，storage | $150^{\circ} \mathrm{C}$ |
| OPERATING TEMPERATURE RANGE，case | $-655+150^{\circ} \mathrm{C}$ |
| INPUTS | -55 to $+125^{\circ} \mathrm{C}$ |
| INUTS | $-.4 /+5.4 \mathrm{~V}$ |

SPECIFICATIONS

| PARAMETER | TEST CONDITIONS² | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ERROR AMP，CLOCK REF3 |  |  |  |  |  |
| OFFSET VOLTAGE |  |  |  | 10 | mV |
| BIAS CURRENT |  |  |  | 50 | pA |
| OFFSET CURRENT |  |  |  | 30 | pA |
| COMMON MODE VOLTAGE RANGE |  | 0 |  | 3 | V |
| COMMON MODE REJECTION，DC |  | 70 |  |  | dB |
| SLEW RATE |  |  | 12 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| OPEN LOOP GAIN |  |  | 100 |  | dB |
| GAIN BANDWIDTH PRODUCT |  |  | 10 |  | MHz |
| CLOCK OUT |  | ． 98 | 1 | 1.02 | MHz |
| CLOCK OUT，high level |  | 4.7 |  | 5.3 | V |
| CLOCK OUT，low level |  | 0 |  | ． 2 | V |
| 5 V OUT | LOAD $\leq 5 \mathrm{~mA}$ | 4.988 | 5 | 5.012 | V |
| OUTPUT |  |  |  |  |  |
| EFFICIENCY，5A output SWITCHING FREQUENCY | $\mathrm{V}_{\mathrm{S}}=40 \mathrm{~V}$ |  | 94 500 |  | $\begin{gathered} \text { \% } \\ \mathrm{kHz} \end{gathered}$ |
| CURRENT，continuous |  | 5 |  |  | A |
| CURRENT，peak ${ }^{3}$ | $100 \mathrm{~ms}, 10 \%$ duty cycle | 7 |  |  | A |
| $\mathrm{R}_{\text {DS（ON）}}{ }^{3}$ |  |  |  | ． 55 | $\Omega$ |
| POWER SUPPLY |  |  |  |  |  |
| VOLTAGE， $\mathrm{V}_{\text {cc }}$ | Full temperature range | 10 | 12 | 16 | V |
| VOLTAGE， $\mathrm{V}_{\text {S }}$ | Full temperature range | 5 |  | 40 | V |
| CURRENT， $\mathrm{V}_{\text {CC }}$ | Switching |  |  | 50 | mA |
| CURRENT， $\mathrm{V}_{\mathrm{S}}$ | Switching，No Load |  |  | 90 | mA |
| INPUTS ${ }^{3}$ |  |  |  |  |  |
| $\mathrm{I}_{\text {LIM }} / \mathrm{SHDN}$ ，trip point |  | 90 |  | 110 | mV |
| －PWM，＋PWM，low level |  | 0 |  | ． 8 | V |
| －PWM，＋PWM，high level |  | 2.7 |  | Vcc | V |
| CLOCK IN，low level |  | 0 |  | ． 3 | V |
| CLOCK IN，high level |  | 3 |  | 5.6 | V |
| THERMAL4 |  |  |  |  |  |
|  | Full temperature range |  |  | 3.5 |  |
| RESISTANCE，junction to air | Full temperature range |  | 15 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| TEMPERATURE RANGE，case | Meets full range specifications | －25 |  | 85 | ${ }^{\circ} \mathrm{C}$ |

NOTES：1．40W in each of the two active output transistors on at any one time．
2．Unless otherwise noted： $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ ．
3．Min max values guaranteed but not tested．
4．Long term operation at the maximum junction temperature will result in reduced product life．Derate internal power dissipation to achieve high MTTF．For guidance，refer to the heatsink data sheet．

## CAUTION

The SA07 is constructed from MOSFET transistors．ESD handling procedures must be observed．
The internal substrate contains beryllia（BeO）．Do not break the seal．If accidentally broken，do not crush，machine，or subject to temperatures in excess of $850^{\circ} \mathrm{C}$ to avoid generating toxic fumes．



## GENERAL

Please read Application Note 30 on＂PWM Basics＂．Refer to Application Note 1 ＂General Operating Considerations＂for helpful information regarding power supplies，heat sinking and mounting．Visit www．apexmicrotech．com for design tools that help automate pwm filter design and heat sink selection．The ＂Application Notes＂and＂Technical Seminar＂sections contain a wealth of information on specific types of applications． Information on package outlines，heat sinks，mounting hard－ ware and other accessories are located in the＂Packages and Accessories＂section．Evaluation Kits are available for most Apex product models，consult the＂Evaluation Kit＂section for details．For the most current version of all Apex product data sheets，visit www．apexmicrotech．com．

## CLOCK CIRCUIT AND RAMP GENERATOR

The clock frequency is internally set to a frequency of approximately 1 MHZ ．The CLK OUT pin will normally be tied to the CLK IN pin．The clock is divided by two and applied to an RC network which produces a ramp signal at the RAMP pin．An external clock signal can be applied to the CLK IN pin for synchronization purposes．If a clock frequency lower than 1 MHz is chosen an external capacitor must be tied to the RAMP pin．This capacitor，which parallels an internal capaci－ tor，must be selected so that the ramp oscillates 2.5 volts p－p with the lower peak 1.25 volts above ground．

## BYPASSING

Adequate bypassing of the power supplies is required for proper operation．Failure to do so can cause erratic and low efficiency operation as well as excessive ringing at the outputs． The Vs supply should be bypassed with at least a $1 \mu \mathrm{~F}$ ceramic capacitor in parallel with another low ESR capacitor of at least $10 \mu \mathrm{~F}$ per amp of output current．Capacitor types rated for switching applications are the only types that should be consid－ ered．The bypass capacitors must be physically connected directly to the power supply pins．Even one inch of lead length will cause excessive ringing at the outputs．This is due to the
very fast switching times and the inductance of the lead connection．The bypassing requirements of the Vcc supply are less stringent，but still necessary．A $.1 \mu \mathrm{~F}$ to $.47 \mu \mathrm{~F}$ ceramic capacitor connected directly to the Vcc pin will suffice．

## NOISE FILTERING

Switching noise can enter the SA07 through the INT OUT to +PWM connection．A wise precaution is to low pass filter this connection．Adjust the pass band of the filter to 10 times the bandwidth required by the application．Keep the resistor value to 100 ohms or less since this resistor becomes part of the hysteresis circuit on the pwm comparator．

## PCB LAYOUT

The designer needs to appreciate that the SA07 combines in one circuit both high speed high power switching and low level analog signals．Certain layout rules of thumb must be considered when a circuit board layout is designed using the SA07：
1．Bypassing of the power supplies is critical．Capacitors must be connected directly to the power supply pins with very short lead lengths（well under 1 inch ）．Ceramic chip capaci－ tors are best．
2．Make all ground connections with a star pattern at pin 7.
3．Beware of capacitive coupling between output connections and signal inputs through the parasitic capacitance be－ tween layers in multilayer PCB designs．
4．Do not run small signal traces between the pins of the output section（pins 11－16）．
5．Do not allow high currents to flow into the ground plane．
6．Separate switching and analog grounds and connect the two only at pin 7 as part of the star pattern．

## INTEGRATOR

The integrator provides the inverted signal for negative feedback and also the open loop gain for the overall application circuit accuracy．Recommended value of $\mathrm{C}_{\mathrm{INT}}$ is 10 pF for stability．However，poles and zeroes can be added to the circuit for overall loop stability as required．

## CURRENT LIMIT

There are two load current sensing pins，I SENSE A and I SENSE B．The two pins can be shorted in the voltage mode connection but both must be used in the current mode connec－ tion（see figures $A$ and $B$ ）．It is recommended that $R_{\text {LIMIT }}$ resistors be non－inductive．Load current flows in the I SENSE pins．To avoid errors due to lead lengths connect the I LIMIT／ SHDN pin directly to the $\mathrm{R}_{\text {LIMIT }}$ resistors（through the filter network and shutdown divider resistor）and connect the $\mathrm{R}_{\text {LIMIT }}$ resistors directly to the GND pin．Do not connect $\mathrm{R}_{\text {LIMIT }}$ sense resistors to the ground plane．

## I SENSE A



FIGURE A．CURRENT LIMIT WITH SHUTDOWN VOLTAGE MODE．


FIGURE B．CURRENT LIMIT WITH SHUTDOWN CURRENT MODE．

Switching noise spikes will invariably be found at the I SENSE pins．The noise spikes could trip the current limit threshold which is only 100 mV ． $\mathrm{R}_{\text {FILTER }}$ and $\mathrm{C}_{\text {FILTER }}$ should be adjusted so as to reduce the switching noise well below 100 mV to prevent false current limiting．The sum of the DC level plus the noise peak will determine the current limiting value．As in most switching circuits it may be difficult to determine the true noise amplitude without careful attention to grounding of the oscilloscope probe．Use the shortest possible ground lead for the probe and connect exactly at the GND terminal of the amplifier．Suggested starting values are $\mathrm{C}_{\text {FILTER }}=.001 \mathrm{uF}$ ， $R_{\text {FLLTER }}=5 \mathrm{k}$ ．

The required value of $\mathrm{R}_{\text {LIMIT }}$ in voltage mode may be calcu－ lated by：

$$
\mathrm{R}_{\text {LIMIT }}=.1 \mathrm{~V} / \mathrm{I}_{\text {LIMIT }}
$$

where $\mathrm{R}_{\text {LIMIT }}$ is the required resistor value，and $\mathrm{I}_{\text {LIMIT }}$ is the maximum desired current．In current mode the required value of each $R_{\text {LIMIT }}$ is 2 times this value since the sense voltage is divided down by 2 （see Figure B）．If $\mathrm{R}_{\text {SHDN }}$ is used it will further divide down the sense voltage．The shutdown divider network will also have an effect on the filtering circuit．

## SHUTDOWN

The shutdown circuitry makes use of the internal current limiting circuitry．The two functions may be externally com－ bined in voltage and current modes as shown below in Figures $A$ and $B$ ．The $R_{\text {LIMाт }}$ resistors will normally be very low values and can be considered zero for this application．In Figure A， $\mathrm{R}_{\text {SHDN }}$ and 1 K form a voltage divider for the shutdown signal． After a suitable noise filter is designed for the current limit， adjust the value of $R_{\text {SHDN }}$ to give a minimum 110 mV of shutdown signal at the I LIMIT／SHDN pin when the shutdown signal is high．Note that $\mathrm{C}_{\text {FILTER }}$ will filter both the current limit noise spikes and the shutdown signal．Shutdown and current limit operate on each cycle of the internal switching rate．As long as the shutdown signal is high the output will be disabled．

## PROTECTION CIRCUITS

Circuits monitor the temperature and load on each of the bridge output transistors．On each cycle should any fault condition be detected all output transistors in the bridge are shut off．Faults protected against are：shorts across the out－ puts，shorts to ground，and over temperature conditions． Should any of these faults be detected，the output transistors will be latched off．＊In addition there is a built in dead time during which all the output transistors are off．The dead time removes the possibility of a momentary conduction path through the upper and lower transistors of each half bridge during the switching interval．Noise or flyback may be observed at the outputs during this time due to the high impedance of the outputs in the off state．This will vary with the nature of the load．
＊To restart the SA07 remove the fault and recycle $\mathrm{V}_{\mathrm{cc}}$ or， alternatively，toggle the $\mathrm{I}_{\text {LIMIT }} / \mathrm{SHDN}$（PIN16）with a shut down pulse．

