**SA701** 

### DESCRIPTION

The SA701 is an advanced dual modulus (Divide By 128/129 or 64/65) low power ECL prescaler. The minimum supply voltage is 2.7V and is compatible with the CMOS UMA1005 synthesizer from Philips and other logic circuits. The low supply current allows application in battery operated low-power equipment. Maximum input signal frequency is 1.1GHz for cellular and other land mobile applications. There is no lower frequency limit due to a fully static design. The circuit is implemented in ECL technology on the QUBiC process. The circuit will be available in an 8-pin SO package with 150 mil package width and in 8-pin dual in-line plastic package, and is pin compatible with Fujitsu MB501, Plessey SP8704 and Motorola MC12022.

### **FEATURES**

- Low voltage operation
- Low current consumption
- Operation up to 1.1GHz
- ESD hardened

## **APPLICATIONS**

- Cellular phones
- Cordless phones
- RF LANs
- Test and measurement
- Military radio
- VHF/UHF mobile radio
- VHF/UHF hand-held radio

### PIN CONFIGURATION



### ORDERING INFORMATION

| DESCRIPTION                                              | TEMPERATURE RANGE | ORDER CODE | DWG#  |
|----------------------------------------------------------|-------------------|------------|-------|
| 8-Pin Plastic Dual In-Line Package (DIP)                 | -40 to +85°C      | SA701N     | 0404B |
| 8-Pin Plastic Small Outline (SO) package (Surface-mount) | -40 to +85°C      | SA701D     | 0174C |

## **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL           | PARAME                     | TER                    | RATING                          | UNITS |
|------------------|----------------------------|------------------------|---------------------------------|-------|
| V <sub>CC</sub>  | Supply voltage             | MW.Ioo                 | -0.3 to +7.0                    | V     |
| V <sub>IN</sub>  | Voltage applied to any oth | er pin                 | -0.3 to (V <sub>CC</sub> + 0.3) | V     |
| Io               | Output current             | 71 10                  | 10                              | mA    |
| T <sub>STG</sub> | Storage temperature rang   | je .                   | -65 to +125                     | °C    |
| T <sub>A</sub>   | Operating ambient tempe    | rature range           | -55 to +125                     | °C    |
| $\theta_{JA}$    | Thermal impedance          | D package<br>N package | 158<br>108                      | °C/W  |

SA701

### **BLOCK DIAGRAM**



June 17, 1993

SA701

#### DC ELECTRICAL CHARACTERISTICS

The following DC specifications are valid for  $T_A = 25^{\circ}C$  and  $V_{CC} = 3.0V$ ; unless otherwise stated. Test circuit Figure 1.

| SYMBOL          | PARAMETER                  | TEST CONDITIONS                            | LIMITS               |                      |                 | UNITS |
|-----------------|----------------------------|--------------------------------------------|----------------------|----------------------|-----------------|-------|
|                 |                            | WW TIOOY.COLLTY                            | MIN                  | TYP                  | MAX             | TIM   |
| V <sub>CC</sub> | Power supply voltage range | f <sub>IN</sub> = 1GHz, input level = 0dBm | 2.7                  | 400                  | 6.0             | V     |
| I <sub>CC</sub> | Supply current             | No load                                    | -311                 | 4.5                  | N C             | mA    |
| V <sub>OH</sub> | Output high level          | I <sub>OUT</sub> = 1.2mA                   | V <sub>CC</sub> -1.4 | -TXV.10              | 0 -             | V     |
| V <sub>OL</sub> | Output low level           | WWW ONY CO TH                              |                      | V <sub>CC</sub> -2.6 | 00 X .          | V     |
| V <sub>IH</sub> | MC input high threshold    | COMP.                                      | 2.0                  |                      | V <sub>CC</sub> | V     |
| V <sub>IL</sub> | MC input low threshold     | M. 100 . CON. 1.                           | -0.3                 |                      | 0.8             | V     |
| V <sub>IH</sub> | SW input high threshold    | 1107.00                                    | 2.0                  | MA.                  | V <sub>CC</sub> | V     |
| V <sub>IL</sub> | SW input low threshold     | N WWW.                                     | -0.3                 | WW                   | 8.0             | V     |
| I <sub>IH</sub> | MC input high current      | $V_{MC} = V_{CC} = 6V$                     | L 1                  | 0.1                  | 50              | μА    |
| I <sub>IL</sub> | MC input low current       | $V_{MC} = 0V, V_{CC} = 6V$                 | -100                 | -30                  | - VI 10         | μА    |
| I <sub>IH</sub> | SW input high current      | $V_{SW} = V_{CC} = 6V$                     |                      | 35                   | 100             | μА    |
| I <sub>IL</sub> | SW input low current       | $V_{SW} = 0V, V_{CC} = 6V$                 | -50                  | -0.1                 | WW.             | μА    |

### **AC ELECTRICAL CHARACTERISTICS**

The following AC specifications are valid for V<sub>CC</sub> = 3.0V, f<sub>IN</sub> = 1GHz, input level = 0dBm, T<sub>A</sub> = 25°C; unless otherwise stated. Test circuit Fig. 1.

| SYMBOL                                 | PARAMETER                           | TEST CONDITIONS                   | LIMITS |           |     | UNITS            |
|----------------------------------------|-------------------------------------|-----------------------------------|--------|-----------|-----|------------------|
|                                        |                                     | OM.TV W 100 1.                    | MIN    | TYP       | MAX | JWW.1            |
| V <sub>IN</sub>                        | Input signal amplitude <sup>1</sup> | 1000pF input coupling             | 0.05   | LA        | 2.0 | V <sub>P-P</sub> |
| f <sub>IN</sub> Input signal frequency | Input signal frequency              | Direct coupled input <sup>2</sup> | 0      | TV        | 1.1 | GHz              |
|                                        | W. 100 r.                           | 1000pF input coupling             | -7 CON |           | 1.1 | GHz              |
| R <sub>ID</sub>                        | Differential input resistance       | DC measurement                    | 7.     | 5         |     | kΩ               |
| V <sub>O</sub> Output voltage          | Output voltage                      | V <sub>CC</sub> = 5.0V            | Mich   | 1.6       |     | V <sub>P-P</sub> |
|                                        | W.100                               | $V_{CC} = 3.0V$                   | of C   | 1.2       | N . | V <sub>P-P</sub> |
| t <sub>S</sub>                         | Modulus set-up time <sup>1</sup>    | W. T.                             | 00 .   | $OM_{II}$ | 5   | ns               |
| t <sub>H</sub>                         | Modulus hold time <sup>1</sup>      | MY.CO. TIN MM.                    | 1007.  |           | 0   | ns               |
| t <sub>PD</sub>                        | Propagation time                    | TOWN.                             |        | 10        | TV. | ns               |

## NOTES:

- 1. Maximum limit is not tested, however, it is guaranteed by design and characterization.
- For f<sub>IN</sub> < 50MHz, minimum input slew rate of 32V/μs is required.</li>

## **DESCRIPTION OF OPERATION**

The SA701 comprises a frequency divider circuit implemented using a divide by 4 or 5 synchronous prescaler followed by a 5 stage synchronous counter, see BLOCK DIAGRAM. The normal operating mode is for SW (Modulus Set Switch) input to be set low and MC (Modulus Control) input to be set high in which case the circuit comprises a divide by 128. For divide by 129 the MC signal is forced low, causing the prescaler circuit to switch into divide by 5 operation for the last cycle of the synchronous counter. Similarly, for divide by 64 and 65 the SA701 will generate those respective moduli with the SW signal forced high, in which the fourth stage of the synchronous divider is

bypassed. A truth table for the modulus values is given below:

Table 1.

| Modulus | MC   | SW   |
|---------|------|------|
| 128     | 1 (  | 0    |
| 129     | 1000 | 0    |
| 64      | 1011 | 1. 1 |
| 65      | 0    | COT  |

For minimization of propagation delay effects, the second divider circuit is synchronous to the divide by 4/5 stage output.

The prescaler input is positive edge sensitive, and the output at the final count is a falling edge with propagation delay  $t_{\text{PD}}$  relative to

the input. The rising edge of the output occurs at the count 64 for modulus 128/129 or count 32 for modulus 64/65 with delay t<sub>PD</sub>. The SW input is not designed for synchronous switching.

The MC and SW inputs are TTL compatible threshold inputs operating at a reduced input current. CMOS and low voltage interface capability are allowed. The SW input has an internal pull-down simplifying modulus group selection. With SW open the divide by 128/129 mode is selected and with SW connected to  $V_{CC}$  divide by 64/65 is selected.

The prescaler input is differential and ECL compatible. The output is single-ended ECL compatible.



June 17, 1993 5

**SA701** 





SA701





SA701





June 17, 1993