## PRESETTABLE BCD／DECADE UP／DOWN COUNTER PRESETTABLE 4－BIT BINARY UP／DOWN COUNTER

The SN54／74LS192 is an UP／DOWN BCD Decade（8421）Counter and the SN54／74LS193 is an UP／DOWN MODULO－16 Binary Counter．Separate Count Up and Count Down Clocks are used and in either counting mode the circuits operate synchronously．The outputs change state synchronous with the LOW－to－HIGH transitions on the clock inputs．

Separate Terminal Count Up and Terminal Count Down outputs are provided which are used as the clocks for a subsequent stages without extra logic，thus simplifying multistage counter designs．Individual preset inputs allow the circuits to be used as programmable counters．Both the Parallel Load（PL）and the Master Reset（MR）inputs asynchronously override the clocks．
－Low Power ．．． 95 mW Typical Dissipation
－High Speed ．．． 40 MHz Typical Count Frequency
－Synchronous Counting
－Asynchronous Master Reset and Parallel Load
－Individual Preset Inputs
－Cascading Circuitry Internally Provided
－Input Clamp Diodes Limit High Speed Termination Effects

CONNECTION DIAGRAM DIP（TOP VIEW）


NOTE：
The Flatpak version has the same pinouts （Connection Diagram）as the Dual In－Line Package．

## PIN NAMES

| $\mathrm{CP}_{\mathrm{U}}$ | Count Up Clock Pulse Input | 0.5 U．L． | 0.25 U．L． |
| :--- | :--- | ---: | ---: |
| $\mathrm{CPD}_{\mathrm{D}}$ | Count Down Clock Pulse Input | 0.5 U．L． | 0.25 U．L． |
| MR | Asynchronous Master Reset（Clear）Input | 0.5 U．L． | 0.25 U．L． |
| PL | Asynchronous Parallel Load（Active LOW）Input | 0.5 U．L． | 0.25 U．L． |
| $\mathrm{P}_{\mathrm{n}}$ | Parallel Data Inputs | 0.5 U．L． | 0.25 U．L． |
| $\mathrm{Q}_{\mathrm{n}}$ | Flip－Flop Outputs（Note b） | 10 U．L． | 5 （2．5）U．L． |
| $\mathrm{TC}_{\mathrm{D}}$ | Terminal Count Down（Borrow）Output（Note b） | 10 U．L． | 5 （2．5）U．L． |
| $\mathrm{TC}_{U}$ | Terminal Count Up（Carry）Output（Note b） | 10 U．L． | 5 （2．5）U．L． |

a． 1 TTL Unit Load（U．L．）$=40 \mu \mathrm{~A}$ HIGH／ 1.6 mA LOW．
b．The Output LOW drive factor is 2.5 U．L．for Military（54）and 5 U．L．for Commercial（74） Temperature Ranges．


LS192

LS192 LOGIC EQUATIONS FOR TERMINAL COUNT
$\frac{T C U}{T C D}=Q_{0} \cdot Q_{3} \cdot \frac{Q_{3}}{Q_{1}} \cdot \frac{C P}{Q_{2}} \cdot \overline{Q_{3}} \cdot \overline{C P D}$

## LS193 LOGIC EQUATIONS

 FOR TERMINAL COUNT$\frac{\overline{T C}}{T C}=Q_{D}=Q_{0} \cdot Q_{1} \cdot Q_{1} \cdot Q_{2} \cdot Q_{2} \cdot \overline{Q_{2}} \cdot Q_{3} \cdot \overline{C P}$

$$
\begin{array}{ll}
\text { COUNT UP } \\
\text { COUNT DOWN }
\end{array} \overline{-\ldots-.}
$$



LS193

LOGIC DIAGRAMS

$\mathrm{V}_{\mathrm{CC}}=\mathrm{PIN} 16$
LS192
GND $=$ PIN 8
$\bigcirc=$ PIN NUMBERS

## SN54／74LS192•SN54／74LS193

LOGIC DIAGRAMS（continued）

$V_{C C}=$ PIN 16
GND $=$ PIN 8
$\mathrm{O}=\mathrm{PIN}$ numbers

勝 特 力 材 料 886－3－5753170胜特力电子（上海）86－21－54151736胜特力电子（深圳）86－755－83298787

Http：／／www．100y．com．tw

## FUNCTIONAL DESCRIPTION

The LS192 and LS193 are Asynchronously Presettable Decade and 4－Bit Binary Synchronous UP／DOWN（Revers－ able）Counters．The operating modes of the LS192 decade counter and the LS193 binary counter are identical，with the only difference being the count sequences as noted in the State Diagrams．Each circuit contains four master／slave flip－flops，with internal gating and steering logic to provide master reset，individual preset，count up and count down operations．

Each flip－flop contains JK feedback from slave to master such that a LOW－to－HIGH transition on its T input causes the slave，and thus the Q output to change state．Synchronous switching，as opposed to ripple counting，is achieved by driving the steering gates of all stages from a common Count Up line and a common Count Down line，thereby causing all state changes to be initiated simultaneously．A LOW－to－HIGH transition on the Count Up input will advance the count by one； a similar transition on the Count Down input will decrease the count by one．While counting with one clock input，the other should be held HIGH．Otherwise，the circuit will either count by twos or not at all，depending on the state of the first flip－flop， which cannot toggle as long as either Clock input is LOW．

The Terminal Count Up $(\overline{T C} U)$ and Terminal Count Down （TCD）outputs are normally HIGH．When a circuit has reached the maximum count state（ 9 for the LS192， 15 for the LS193）， the next HIGH－to－LOW transition of the Count Up Clock will cause TCU to go LOW．TCU will stay LOW until CPU goes HIGH again，thus effectively repeating the Count Up Clock， but delayed by two gate delays．Similarly，the TCD output will go LOW when the circuit is in the zero state and the Count Down Clock goes LOW．Since the TC outputs repeat the clock waveforms，they can be used as the clock input signals to the next higher order circuit in a multistage counter．

Each circuit has an asynchronous parallel load capability permitting the counter to be preset．When the Parallel Load （PL）and the Master Reset（MR）inputs are LOW，information present on the Parallel Data inputs $\left(\mathrm{P}_{0}, \mathrm{P}_{3}\right)$ is loaded into the counter and appears on the outputs regardless of the conditions of the clock inputs．A HIGH signal on the Master Reset input will disable the preset gates，override both Clock inputs，and latch each Q output in the LOW state．If one of the Clock inputs is LOW during and after a reset or load operation， the next LOW－to－HIGH transition of that Clock will be interpreted as a legitimate signal and will be counted．

## MODE SELECT TABLE

| MR | PL | $\mathbf{C P} \mathbf{U}$ | $\mathbf{C P}_{\mathbf{D}}$ | MODE |
| :---: | :---: | :---: | :---: | :--- |
| H | X | X | X | Reset（Asyn．） |
| L | L | X | X | Preset（Asyn．） |
| L | H | H | H | No Change |
| L | H | － | H | Count Up |
| L | H | H | J | Count Down |

L＝LOW Voltage Level
H＝HIGH Voltage Level
X＝Don＇t Care
工＝LOW－to－HIGH Clock Transition

## GUARANTEED OPERATING RANGES

| Symbol | Parameter |  | Min | Typ | Max | Unit |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 54 | 4.5 | 5.0 | 5.5 | $\mathrm{~V}^{\prime}$ |
|  |  | 74 | 4.75 | 5.0 | 5.25 |  |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Ambient Temperature Range | 54 | -55 | 25 | 125 | ${ }^{\circ} \mathrm{C}$ |
|  |  | 74 | 0 | 25 | 70 |  |
| IOH | Output Current－High | 54,74 |  |  | -0.4 | mA |
| IOL | Output Current－Low | 54 |  |  | 4.0 | mA |
|  |  | 74 |  |  | 8.0 |  |

DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE（unless otherwise specified）

| Symbol | Parameter |  | Limits |  |  | Unit | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage |  | 2.0 |  |  | V | Guaranteed In All Inputs | HIGH Voltage for |
| VIL | Input LOW Voltage | 54 |  |  | 0.7 | V | Guaranteed Input LOW Voltage for All Inputs |  |
|  |  | 74 |  |  | 0.8 |  |  |  |
| $\mathrm{V}_{\mathrm{IK}}$ | Input Clamp Diode Voltage |  |  | －0．65 | －1．5 | V | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}$ | $-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | 54 | 2.5 | 3.5 |  | V | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{IOH}=\mathrm{MAX}, \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}}$ or VIL per Truth Table |  |
|  |  | 74 | 2.7 | 3.5 |  | V |  |  |
| VOL | Output LOW Voltage | 54， 74 |  | 0.25 | 0.4 | V | $\mathrm{IOL}=4.0 \mathrm{~mA}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}} \text { MIN, } \\ & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {IL or }} \mathrm{V}_{\text {IH }} \\ & \text { per Truth Table } \end{aligned}$ |
|  |  | 74 |  | 0.35 | 0.5 | V | $\mathrm{OL}=8.0 \mathrm{~mA}$ |  |
| ${ }^{1} \mathrm{H}$ | Input HIGH Current |  |  |  | 20 | $\mu \mathrm{A}$ | $V_{C C}=M A X, ~ V$ | $=2.7 \mathrm{~V}$ |
|  |  |  |  |  | 0.1 | mA | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}$ | $=7.0 \mathrm{~V}$ |
| IIL | Input LOW Current |  |  |  | －0．4 | mA | $V_{C C}=M A X, V^{\prime}$ | $=0.4 \mathrm{~V}$ |
| Ios | Short Circuit Current（Note 1） |  | －20 |  | －100 | mA | $V_{C C}=$ MAX |  |
| ICC | Power Supply Current |  |  |  | 34 | mA | $V_{C C}=$ MAX |  |

Note 1：Not more than one output should be shorted at a time，nor for more than 1 second．
AC CHARACTERISTICS $\left(T_{A}=25^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Limits |  |  | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |
| fMAX | Maximum Clock Frequency | 25 | 32 |  | MHz |  |
| $\begin{array}{\|l} \hline \text { tpLH } \\ \text { tpHL } \end{array}$ | CPU Input to TCU Output |  | $\begin{aligned} & 17 \\ & 18 \end{aligned}$ | $\begin{aligned} & 26 \\ & 24 \end{aligned}$ | ns |  |
| $\begin{array}{\|l\|l} \hline \text { tpLH } \\ \text { tPHL } \end{array}$ | CPD Input to TCD Output |  | $\begin{aligned} & 16 \\ & 15 \end{aligned}$ | $\begin{aligned} & 24 \\ & 24 \end{aligned}$ | ns | $\mathrm{V}_{\mathrm{CC}}=5.0$ |
| $\left\lvert\, \begin{aligned} & \text { tpLH } \\ & \text { tpHL } \end{aligned}\right.$ | Clock to Q |  | $\begin{aligned} & 27 \\ & 30 \end{aligned}$ | $\begin{aligned} & 38 \\ & 47 \end{aligned}$ | ns | pF |
| $\begin{array}{\|l\|l} \text { tpLH } \\ \text { tPHL } \end{array}$ | PL to Q |  | $\begin{aligned} & 24 \\ & 25 \end{aligned}$ | $\begin{aligned} & 40 \\ & 40 \end{aligned}$ | ns |  |
| tPHL | MR Input to Any Output |  | 23 | 35 | ns |  |

AC SETUP REQUIREMENTS $\left(T_{A}=25^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Limits |  |  | Unit | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |
| tw | Any Pulse Width | 20 |  |  | ns |  |
| $\mathrm{t}_{\text {s }}$ | Data Setup Time | 20 |  |  | ns |  |
| th | Data Hold Time | 5.0 |  |  | ns | V |
| trec | Recovery Time | 40 |  |  | ns |  |

## DEFINITIONS OF TERMS

SETUP TIME（ $\mathrm{t}_{\mathrm{s}}$ ）is defined as the minimum time required for the correct logic level to be present at the logic input prior to the PL transition from LOW－to－HIGH in order to be recognized and transferred to the outputs．

HOLD TIME（ th ）is defined as the minimum time following the PL transition from LOW－to－HIGH that the logic level must be maintained at the input in order to ensure continued recogni－
tion．A negative HOLD TIME indicates that the correct logic level may be released prior to the PL transition from LOW－to－HIGH and still be recognized．
RECOVERY TIME（trec）is defined as the minimum time required between the end of the reset pulse and the clock transition from LOW－to－HIGH in order to recognize and transfer HIGH data to the Q outputs．

## SN54／74LS192•SN54／74LS193

勝 特 力 材 料 886－3－5753170胜特力电子（上海）86－21－54151736胜特力电子（深圳）86－755－83298787

Http：／／www． 100 y．com．tw

AC WAVEFORMS


Figure 1


Figure 2


NOTE：$\overline{\mathrm{PL}}=\mathrm{LOW}$
Figure 3


Figure 5


Figure 7

