勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-54151736 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw

### TPIC6595 POWER LOGIC 8-BIT SHIFT REGISTER

SLIS010A - APRIL 1992 - REVISED OCTOBER 1995

- Low r<sub>DS(on)</sub> . . . 1.3 Ω Typical
- Avalanche Energy . . . 75 mJ
- Eight Power DMOS Transistor Outputs of 250-mA Continuous Current
- 1.5-A Pulsed Current Per Output
- Output Clamp Voltage at 45 V
- Devices Are Cascadable
- Low Power Consumption

### description

The TPIC6595 is a monolithic, high-voltage, high-current power 8-bit shift register designed for use in systems that require relatively high load power. The device contains a built-in voltage clamp on the outputs for inductive transient protection. Power driver applications include relays, solenoids, and other medium-current or high-voltage loads.

This device contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. Data transfers through both the shift and storage registers on the rising edge of the shift-register clock (SRCK) and the register clock (RCK) respectively. The storage register transfers data to the output buffer when shift-register clear (SRCLR) is high. When SRCLR is low, the input shift register is cleared. When output enable (G) is held high, all data in the output buffers is held low and all drain outputs are off. When G is held low, data from the storage register is transparent to the output buffers. The serial output (SER OUT) allows for cascading of the data from the shift register to additional devices.

Outputs are low-side, open-drain DMOS transistors with output ratings of 45 V and 250-mA

(TOP VIEW) 20 PGND PGND [ 19 [] LGND V<sub>CC</sub> 2 SER IN 1 3. 18 SER OUT DRAIN0 17 DRAIN7 DRAIN1 [ 16 DRAIN6 DRAIN2 15 DRAIN5 DRAIN3 14 DRAIN4 SRCLR II 8 13 SRCK GΠ 12 RCK 9 PGND 10 11 PGND

**DW OR N PACKAGE** 

### logic symbol†



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

continuous sink current capability. When data in the output buffers is low, the DMOS-transistor outputs are off. When data is high, the DMOS-transistor outputs have sink current capability.

Separate power and logic level ground pins are provided to facilitate maximum system flexibility. Pins 1, 10, 11, and 20 are internally connected, and each pin must be externally connected to the power system ground in order to minimize parasitic inductance. A single-point connection between pin 19, logic ground (LGND), and pins 1, 10, 11, and 20, power grounds (PGND), must be externally made in a manner that reduces crosstalk between the logic and load circuits.

The TPIC6595 is characterized for operation over the operating case temperature range of -40°C to 125°C.

### TPIC6595 POWER LOGIC 8-BIT SHIFT REGISTER

SLIS010A - APRIL 1992 - REVISED OCTOBER 1995

勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-54151736 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw

### logic diagram (positive logic)





### **TPIC6595 POWER LOGIC 8-BIT SHIFT REGISTER**

SLIS010A - APRIL 1992 - REVISED OCTOBER 1995

### schematic of inputs and outputs



### absolute maximum ratings over recommended operating case temperature range (unless otherwise noted)†

| Logic supply voltage, V <sub>CC</sub> (see Note 1)                                                      | 7 V                          |
|---------------------------------------------------------------------------------------------------------|------------------------------|
| Logic input voltage range, V <sub>1</sub>                                                               |                              |
| Power DMOS drain-to-source voltage, V <sub>DS</sub> (see Note 2)                                        |                              |
| Continuous source-drain diode anode current                                                             |                              |
| Pulsed source-drain diode anode current                                                                 | 2 A                          |
| Pulsed drain current, each output, all outputs on, I <sub>Dn</sub> , T <sub>A</sub> = 25°C (see Note 3) | 750 mA                       |
| Continuous drain current, each output, all outputs on, I <sub>Dn</sub> , T <sub>A</sub> = 25°C          |                              |
| Peak drain current single output, I <sub>DM</sub> , T <sub>A</sub> = 25°C (see Note 3)                  |                              |
| Single-pulse avalanche energy, EAS (see Note 4)                                                         | 75 mJ                        |
| Avalanche current, I <sub>AS</sub> (see Note 4)                                                         |                              |
| Continuous total power dissipation                                                                      | See Dissipation Rating Table |
| Operating virtual junction temperature range, T <sub>J</sub>                                            | –40°C to 150°C               |
| Storage temperature range, T <sub>stg</sub>                                                             | 65°C to 150°C                |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                                            | 260°C                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage values are with respect to LGND and PGND.
  - 2. Each power DMOS source is internally connected to PGND.
  - 3. Pulse duration  $\leq$  100  $\mu$ s, duty cycle  $\leq$  2 %
  - 4. DRAIN supply voltage = 15 V, starting junction temperature (T<sub>JS</sub>) = 25°C, L = 100 mH, I<sub>AS</sub> = 1 A (see Figure 4).

#### **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 125°C<br>POWER RATING |
|---------|---------------------------------------|------------------------------------------------|----------------------------------------|
| DW      | 1125 mW                               | 9.0 mW/°C                                      | 225 mW                                 |
| N       | 1150 mW                               | 9.2 mW/°C                                      | 230 mW                                 |



### TPIC6595 POWER LOGIC 8-BIT SHIFT REGISTER

SLIS010A - APRIL 1992 - REVISED OCTOBER 1995

勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-54151736 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw

### recommended operating conditions over recommended operating temperature range (unless otherwise noted)

| MAN. TOO COM.                                                                                 | MIN                  | MAX                  | UNIT |
|-----------------------------------------------------------------------------------------------|----------------------|----------------------|------|
| Logic supply voltage, V <sub>CC</sub>                                                         | 4.5                  | 5.5                  | V    |
| High-level input voltage, V <sub>IH</sub>                                                     | 0.85 V <sub>CC</sub> | 700 -                | V    |
| Low-level input voltage, V <sub>IL</sub>                                                      | MAL                  | 0.15 V <sub>CC</sub> | V    |
| Pulsed drain output current, T <sub>C</sub> = 25°C, V <sub>CC</sub> = 5 V (see Notes 3 and 5) | -1.8                 | 1.5                  | A    |
| Setup time, SER IN high before SRCK↑, t <sub>SU</sub> (see Figure 2)                          | 10                   | W.ro                 | ns   |
| Hold time, SER IN high after SRCK↑, th (see Figure 2)                                         | 10                   | VIN Jan.             | ns   |
| Pulse duration, t <sub>W</sub> (see Figure 2)                                                 | 20                   | 100                  | ns   |
| Operating case temperature, T <sub>C</sub>                                                    | -40                  | 125                  | °C   |

### electrical characteristics, $V_{CC}$ = 5 V, $T_{C}$ = 25°C (unless otherwise noted)

|                      | PARAMETER                               | TEST CO                                                                               | ONDITIONS                              | MIN          | TYP       | MAX | UNIT |
|----------------------|-----------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------|--------------|-----------|-----|------|
| V <sub>(BR)DSX</sub> | Drain-source breakdown voltage          | I <sub>D</sub> = 1 mA                                                                 | W. 100Y.                               | 45           |           | 11  | V    |
| $V_{SD}$             | Source-drain diode forward voltage      | I <sub>F</sub> = 250 mA, See Note                                                     | 3                                      | CVV          | 0.85      | 1/1 | V    |
| V                    | High-level output voltage,              | $I_{OH} = -20 \text{ mA}, V_{CC} = 4.5 \text{ V}$                                     |                                        | 4.4          | 4.49      | WIN | V    |
| VOH                  | SER OUT                                 | $I_{OH} = -4 \text{ mA},  V_{CC} = 4.$                                                | .5 V                                   | 4.1          | 4.3       | -14 | V.10 |
| Voi                  | Low-level output voltage, SER           | I <sub>OH</sub> = 20 mA, V <sub>CC</sub> = 4.5 V                                      |                                        | TIM          | 0.002 0.1 |     | v.1  |
| VOL                  | OUT                                     | $I_{OH} = 4 \text{ mA},  V_{CC} = 4.$                                                 | .5 V                                   | TY           | 0.2       | 0.4 | V    |
| V <sub>(hys)</sub>   | Input hysteresis                        | V <sub>DS</sub> = 15 V                                                                | TWW.In CO                              | 17.          | 1.3       |     | V    |
| l <sub>IH</sub>      | High-level input current                | $V_{CC} = 5.5 \text{ V},  V_{I} = V_{CC}$                                             | W.100 F                                | $O_{M^{-1}}$ | . *       | 1   | μΑ   |
| Ι <sub>Ι</sub> L     | Low-level input current                 | $V_{CC} = 5.5 \text{ V},  V_{I} = 0$                                                  | WW. 100X.                              | Mo.          | LA        | -1  | μΑ   |
| ICCL                 | Logic supply current                    | $I_O = 0$ , All inputs low                                                            |                                        |              | 15        | 100 | μΑ   |
| ICC(FRQ)             | Logic supply current frequency          | fSRCK = 5 MHz, I <sub>O</sub> = 0, C <sub>L</sub> = 30 pF,<br>See Figures 1, 2, and 6 |                                        | $C_{O_{D}}$  | 0.6       | 5   | mA   |
| I <sub>N</sub>       | Nominal current                         | $V_{DS(on)} = 0.5 \text{ V},$ $I_{N} = I_{D}, \qquad T_{C} = 85^{\circ}$              | C See Notes 5, 6, and 7                | N.C.         | 250       |     | mA   |
| 1                    | Off-state drain current                 | V <sub>DS</sub> = 40 V                                                                |                                        | 0 - 0        | 0.05      | . 1 |      |
| IDSX                 | Oil-state drain current                 | $V_{DS} = 40 \text{ V},  T_{C} = 125^{\circ}\text{C}$                                 |                                        | 001.         | 0.15      | 5   | μΑ   |
|                      | W                                       | $I_D = 250 \text{ mA},  V_{CC} = 4.$                                                  | .5 V                                   | ANDY.        | 1.3       | 2   |      |
| r <sub>DS(on)</sub>  | Static drain-source on-state resistance | I <sub>D</sub> = 250 mA, T <sub>C</sub> = 125<br>V <sub>CC</sub> = 4.5 V              | See Notes 5 and 6 and Figures 9 and 10 | 100          | 2         | 3.2 | Ω    |
|                      |                                         | $I_D = 500 \text{ mA},  V_{CC} = 4.$                                                  | .5 V                                   | - 100        | 1.3       | 2   | N    |

### switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_{C} = 25^{\circ}\text{C}$

|                  | PARAMETER                                               | TEST CONDITIONS                                                         | MIN  | TYP | MAX  | UNIT |
|------------------|---------------------------------------------------------|-------------------------------------------------------------------------|------|-----|------|------|
| <sup>t</sup> PLH | Propagation delay time, low-to-high-level output from G | OOX. ONLTW                                                              | -TXN | 650 | -01  | ns   |
| tPHL             | Propagation delay time, high-to-low-level output from G | C <sub>L</sub> = 30 pF, I <sub>D</sub> = 250 mA,<br>See Figures 1 and 2 | MM.  | 150 | V.Co | ns   |
| t <sub>r</sub>   | Rise time, drain output                                 |                                                                         | WW   | 750 |      | ns   |
| t <sub>f</sub>   | Fall time, drain output                                 | W.100 r. COM.1                                                          | ,    | 425 |      | ns   |
| ta               | Reverse-recovery-current rise time                      | $I_F = 250 \text{ mA},  di/dt = 20 \text{ A/}\mu\text{s},$              |      | 100 |      |      |
| t <sub>rr</sub>  | Reverse-recovery time                                   | See Notes 5 and 6 and Figure 3                                          |      | 300 |      | ns   |

NOTES: 3. Pulse duration  $\leq 100 \,\mu\text{s}$ , duty cycle  $\leq 2\%$ 

- 5. Technique should limit  $T_J T_C$  to 10°C maximum.
- 6. These parameters are measured with voltage-sensing contacts separate from the current-carrying contacts.
- Nominal current is defined for a consistent comparison between devices from different sources. It is the current that produces a voltage drop of 0.5 V at T<sub>C</sub> = 85°C.



#### thermal resistance

| MM.             | PARAMETER                               | 11007.     | TEST CONDITIONS                | MIN MAX | UNIT |
|-----------------|-----------------------------------------|------------|--------------------------------|---------|------|
| $R_{\theta JA}$ | Thermal resistance, junction-to-ambient | DW package | All 9 autoute with equal power | 111     | °C/W |
|                 |                                         | N package  | All 8 outputs with equal power | 108     |      |



Figure 1. Resistive Load Operation



Figure 2. Test Circuit, Switching Times, and Voltage Waveforms

NOTES: A. Outputs DRAIN 1, 2, 5, and 6 low (PGND), all other DRAIN outputs are at 24 V. The word generator has the following characteristics:  $t_r \le 10 \text{ ns}, t_W = 300 \text{ ns}, \text{ pulsed repetition rate (PRR)} = 5 \text{ kHz}, Z_Q = 50 \Omega.$ 

B. C<sub>I</sub> includes probe and jig capacitance.



特力材料886-3-5753170 胜特力电子(上海) 86-21-54151736 胜特力电子(深圳) 86-755-83298787 Http://www. 100y. com. tw

### PARAMETER MEASUREMENT INFORMATION



- NOTES: A. The  $V_{GG}$  amplitude and  $R_{G}$  are adjusted for di/dt = 20 A/ $\mu$ s. A  $V_{GG}$  double-pulse train is used to set  $I_{F}$  = 0.25 A. where  $t_1 = 10 \mu s$ ,  $t_2 = 7 \mu s$ , and  $t_3 = 3 \mu s$ .
  - B. The DRAIN terminal under test is connected to the TP K test point. All other terminals are connected together and connected to the TP A test point.

Figure 3. Reverse-Recovery-Current Test Circuit and Waveforms of Source-Drain Diode



- NOTES: A. The word generator has the following characteristics:  $t_{\Gamma} \le 10$  ns,  $t_{f} \le 10$  ns,  $t_{O} = 50 \ \Omega$ .
  - B. Input pulse duration,  $t_W$ , is increased until peak current  $I_{AS} = 1$  A. Energy test level is defined as  $E_{AS} = I_{AS} \times V_{(BR)DSX} \times t_{av}/2 = 75$  mJ, where  $t_{av}$  = avalanche time.

Figure 4. Single-Pulse Avalanche Energy Test Circuit and Waveforms



### TYPICAL CHARACTERISTICS



## MAXIMUM CONTINUOUS DRAIN CURRENT OF EACH OUTPUT vs





# MAXIMUM PEAK DRAIN CURRENT OF EACH OUTPUT vs NUMBER OF OUTPUTS CONDUCTING



Figure 8

勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-54151736 胜特力电子(深圳) 86-755-83298787

Http://www. 100y. com. tw

### TYPICAL CHARACTERISTICS





Figure 11

NOTE A: Technique should limit  $T_J - T_C$  to 10°C maximum.



勝 特 力 材 料 886-3-5753170 胜特力电子(上海) 86-21-54151736 胜特力电子(深圳) 86-755-83298787 Http://www.100y.com.tw

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated